- 135-mΩ -Maximum (5-V Input) High-Side MOSFET Switch
- 500 mA Continuous Current per Channel
- Short-Circuit and Thermal Protection With Overcurrent Logic Output
- Operating Range . . . 2.7-V to 5.5-V
- Logic-Level Enable Input
- 2.5-ms Typical Rise Time
- Undervoltage Lockout
- 10 μA Maximum Standby Supply Current
- Bidirectional Switch
- Available in 8-pin SOIC and PDIP Packages
- Ambient Temperature Range, -40°C to 85°C
- 2-kV Human-Body-Model, 200-V Machine-Model ESD Protection
- UL Listed File No. E169910

#### **TPS2042** D OR P PACKAGE (TOP VIEW) GND [ 8 OC1 Π OUT1 IN 2 7 EN1 OUT2 3 6 EN2 OC<sub>2</sub> 4 5 **TPS2052** D OR P PACKAGE (TOP VIEW) **GND** OC1 8 OUT1 IN 2 7 EN1 3 6 l OUT2 EN2 5 OC<sub>2</sub>

### description

The TPS2042 and TPS2052 dual power distribution switches are intended for applications where heavy capacitive loads and short circuits are likely to be encountered. The TPS2042 and the TPS2052 incorporate in single packages two 135-m $\Omega$  N-channel MOSFET high-side power switches for power distribution systems that require multiple power switches. Each switch is controlled by a logic enable that is compatible with 5-V logic and 3-V logic. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V.

When the output load exceeds the current-limit threshold or a short is present, the TPS2042 and TPS2052 limit the output current to a safe level by switching into a constant-current mode, pulling the overcurrent ( $\overline{OCx}$ ) logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures the switch remains off until valid input voltage is present.

The TPS2042 and TPS2052 are designed to limit at 0.9-A load. These power distribution switches are available in 8-pin small-outline integrated circuit (SOIC) and 8-pin plastic dual-in-line packages (PDIP) and operate over an ambient temperature range of –40°C to 85°C.

#### **AVAILABLE OPTIONS**

|               |                    | RECOMMENDED MAXIMUM CONTINUOUS | TYPICAL<br>SHORT-CIRCUIT CURRENT | PACKAGE      | D DEVICES   |
|---------------|--------------------|--------------------------------|----------------------------------|--------------|-------------|
| TA            | ENABLE             | LOAD CURRENT (A)               | LIMIT AT 25°C (A)                | SOIC<br>(D)† | PDIP<br>(P) |
| –40°C to 85°C | Active low         | 0.5                            | 0.9                              | TPS2042D     | TPS2042P    |
| –40°C to 85°C | °C Active high 0.5 |                                | 0.9                              | TPS2052D     | TPS2052P    |

†The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS2042DR)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# TPS2042 functional block diagram



### **Terminal Functions**

|      | TERMINAL | -       |     |                                                                  |
|------|----------|---------|-----|------------------------------------------------------------------|
|      | N        | ٥.      | 1/0 | DESCRIPTION                                                      |
| NAME | DO       | R P     | 1/0 | DESCRIPTION                                                      |
|      | TPS2042  | TPS2052 |     |                                                                  |
| EN1  |          |         | 1   | Enable input. Logic low turns on power switch, IN-OUT1.          |
| EN2  | EN2 4 -  |         | 1   | Enable input. Logic low turns on power switch, IN-OUT2.          |
| EN1  | EN1 – 3  |         | - 1 | Enable input. Logic high turns on power switch, IN-OUT1.         |
| EN2  | ı        | 4       | 1   | Enable input. Logic high turns on power switch, IN-OUT2.         |
| GND  | 1        | 1       | 1   | Ground                                                           |
| IN   | 2        | 2       | 1   | Input voltage                                                    |
| OC1  | 8        | 8       | 0   | Over current. Logic output active low, for power switch, IN-OUT1 |
| OC2  |          |         | 0   | Over current. Logic output active low, for power switch, IN-OUT2 |
| OUT1 | OUT1 7 7 |         | 0   | Power-switch output                                              |
| OUT2 |          |         | 0   | Power-switch output                                              |



SLVS173A - AUGUST 1998 - REVISED APRIL 1999

### detailed description

### power switch

The power switch is an N-channel MOSFET with a maximum on-state resistance of 135 m $\Omega$  (V<sub>I(IN)</sub> = 5 V). Configured as a high-side switch, the power switch prevents current flow from OUTx to IN and IN to OUTx when disabled. The power switch supplies a minimum of 500 mA per switch.

#### charge pump

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires very little supply current.

#### driver

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage. The rise and fall times are typically in the 2-ms to 4-ms range.

### enable (ENx or ENx)

The logic enable disables the power switch and the bias for the charge  $\underline{pump}$ , driver, and other circuitry to reduce the supply current to less than 10  $\mu$ A when a logic high is present on  $\underline{ENx}$  (TPS2042) or a logic low is present on  $\underline{ENx}$  (TPS2052). A logic zero input on  $\underline{ENx}$  or logic high on  $\underline{ENx}$  restores bias to the drive and control circuits and turns the power on. The enable input is compatible with both TTL and CMOS logic levels.

### overcurrent (OCx)

The  $\overline{OCx}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed.

#### current sense

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant current mode and holds the current constant while varying the voltage on the load.

#### thermal sense

The TPS2042 and TPS2052 implement a dual-threshold thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature rises. When the die temperature rises to approximately  $140^{\circ}$ C, the internal thermal sense circuitry checks to determine which power switch is in an overcurrent condition and turns off that switch, thus isolating the fault without interrupting operation of the adjacent power switch. Hysteresis is built into the thermal sense, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed. The  $(\overline{OCx})$  open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

#### undervoltage lockout

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch.



# TPS2042, TPS2052 DUAL POWER-DISTRIBUTION SWITCHES

SLVS173A - AUGUST 1998 - REVISED APRIL 1999

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Input voltage range, V <sub>I(IN)</sub> (see Note1)                     | 0.3 V to 6 V                 |
|-------------------------------------------------------------------------|------------------------------|
| Output voltage range, $\dot{V}_{O(OUTx)}$ (see Note1)                   |                              |
| Input voltage range, $V_{I(E\overline{Nx})}$ or $V_{I(ENx)}$            | –0.3 V to 6 V                |
| Continuous output current, Í <sub>O(OUTx)</sub>                         | internally limited           |
| Continuous total power dissipation                                      | See Dissipation Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub>            | –40°C to 125°C               |
| Storage temperature range, T <sub>stq</sub>                             | –65°C to 150°C               |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds  |                              |
| Electrostatic discharge (ESD) protection: Human body model MIL-STD-883C | 2 kV                         |
| Machine model                                                           | 0.2 kV                       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to GND.

# DISSIPATION RATING TABLE

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 725 mW                                             | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                |
| Р       | 1175 mW                                            | 9.4 mW/°C                                      | 752 mW                                | 611 mW                                |

### recommended operating conditions

|                                                           | TPS2 | 2042 | TPS2 | 2052 | UNIT |
|-----------------------------------------------------------|------|------|------|------|------|
|                                                           | MIN  | MAX  | MIN  | MAX  | UNIT |
| Input voltage, V <sub>I(IN)</sub>                         | 2.7  | 5.5  | 2.7  | 5.5  | V    |
| Input voltage, V <sub>I(ENx)</sub> or V <sub>I(ENx)</sub> | 0    | 5.5  | 0    | 5.5  | V    |
| Continuous output current, IO(OUTx)                       | 0    | 500  | 0    | 500  | mA   |
| Operating virtual junction temperature, TJ                | -40  | 125  | -40  | 125  | °C   |



SLVS173A - AUGUST 1998 - REVISED APRIL 1999

electrical characteristics over recommended operating junction temperature range,  $V_{I(IN)}$ = 5.5 V,  $I_{O}$  = rated current,  $V_{I(ENx)}$  = 0 V,  $V_{I(ENx)}$  = Hi (unless otherwise noted)

### power switch

|                     | DADAMETED                                                |                                                         | unizionis†                               | Т   | PS2042 |     | Т   | PS2052 |     | LIAUT   |
|---------------------|----------------------------------------------------------|---------------------------------------------------------|------------------------------------------|-----|--------|-----|-----|--------|-----|---------|
|                     | PARAMETER                                                | TEST CON                                                | NDITIONS†                                | MIN | TYP    | MAX | MIN | TYP    | MAX | UNIT    |
| I I                 |                                                          | $V_{I(IN)} = 5 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$   | T <sub>J</sub> = 25°C,                   |     | 80     | 95  |     | 80     | 95  |         |
|                     | Static drain-source on-state resistance, 5-V operation   | $V_{I(IN)} = 5 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$   | T <sub>J</sub> = 85°C,                   |     | 90     | 120 |     | 90     | 120 |         |
|                     | Static drain-source on-state resistance, 3.3-V operation | $V_{I(IN)} = 5 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$   | T <sub>J</sub> = 125°C,                  |     | 100    | 135 |     | 100    | 135 | mΩ      |
| <sup>T</sup> DS(on) |                                                          | $V_{I(IN)} = 3.3 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$ | T <sub>J</sub> = 25°C,                   |     | 85     | 105 |     | 85     | 105 |         |
|                     |                                                          | $V_{I(IN)} = 3.3 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$ | T <sub>J</sub> = 85°C,                   |     | 100    | 135 |     | 100    | 135 |         |
|                     |                                                          | $V_{I(IN)} = 3.3 \text{ V},$<br>$I_{O} = 0.5 \text{ A}$ | T <sub>J</sub> = 125°C,                  |     | 115    | 150 |     | 115    | 150 |         |
|                     | Pigo timo, output                                        | $V_{I(IN)} = 5.5 \text{ V},$<br>$C_L = 1 \mu\text{F},$  |                                          |     | 2.5    |     |     | 2.5    |     | <b></b> |
| t <sub>r</sub>      | Rise time, output                                        | $V_{I(IN)} = 2.7 \text{ V},$<br>$C_L = 1 \mu\text{F},$  |                                          |     | 3      |     |     | 3      |     | ms      |
|                     | Fall time output                                         | $V_{I(IN)} = 5.5 \text{ V},$<br>$C_L = 1 \mu\text{F},$  |                                          |     | 4.4    |     |     | 4.4    |     | ma      |
| tf                  | Fall time, output                                        | $V_{I(IN)} = 2.7 \text{ V},$<br>$C_L = 1 \mu\text{F},$  | $T_J = 25^{\circ}C$ ,<br>$R_L=10 \Omega$ |     | 2.5    |     |     | 2.5    |     | ms      |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

### enable input ENx or ENx

|                                          | PARAMETER                            |          | TEST CONDITIONS                                                             | 1    | PS2042 | 2   | 1    | PS2052 | !   | UNIT |
|------------------------------------------|--------------------------------------|----------|-----------------------------------------------------------------------------|------|--------|-----|------|--------|-----|------|
|                                          | TAXAMETER                            |          | TEST CONDITIONS                                                             | MIN  | TYP    | MAX | MIN  | TYP    | MAX | UNIT |
| V <sub>IH</sub> High-level input voltage |                                      |          | $2.7 \text{ V} \le \text{V}_{\text{I(IN)}} \le 5.5 \text{ V}$               | 2    |        |     | 2    |        |     | V    |
| V Laurentin and track and                |                                      | ,        | $4.5 \text{ V} \le \text{V}_{\text{I(IN)}} \le 5.5 \text{ V}$               |      |        | 0.8 |      |        | 0.8 | V    |
| VIL                                      | Low-level input voltage              | <b>=</b> | 2.7 V≤ V <sub>I(IN)</sub> ≤ 4.5 V                                           |      |        | 0.4 |      |        | 0.4 |      |
| 1.                                       | lanut aurrant                        | TPS2042  | $V_{I}(\overline{ENx}) = 0 \text{ V or } V_{I}(\overline{ENx}) = V_{I}(IN)$ | -0.5 |        | 0.5 |      |        |     |      |
| 1                                        | I <sub>I</sub> Input current TPS2052 |          | $V_{I(ENx)} = V_{I(IN)}$ or $V_{I(ENx)} = 0$ V                              |      |        |     | -0.5 |        | 0.5 | μΑ   |
| ton                                      | t <sub>on</sub> Turnon time          |          | $C_L = 100  \mu F, R_L = 10  \Omega$                                        |      |        | 20  |      |        | 20  | ms   |
| toff                                     |                                      |          | $C_L = 100  \mu F$ , $R_L = 10  \Omega$                                     |      |        | 40  |      |        | 40  |      |

### current limit

|           | PARAMETER | TEST COMPITIONS!                                                                    |             | PS2042 |     | 1   | PS2052 |      | UNIT |
|-----------|-----------|-------------------------------------------------------------------------------------|-------------|--------|-----|-----|--------|------|------|
| PARAMETER |           | TEST CONDITIONS <sup>†</sup>                                                        | MIN TYP MAX |        | MIN | TYP | MAX    | UNIT |      |
| los       |           | V <sub>I(IN)</sub> = 5 V, OUT connected to GND,<br>Device enable into short circuit | 0.7         | 0.9    | 1.1 | 0.7 | 0.9    | 1.1  | Α    |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.



# TPS2042, TPS2052 DUAL POWER-DISTRIBUTION SWITCHES

SLVS173A - AUGUST 1998 - REVISED APRIL 1999

electrical characteristics over recommended operating junction temperature range,  $V_{I(IN)}$ = 5.5 V,  $I_{O}$  = rated current,  $V_{I(ENx)}$  = 0 V,  $V_{I(ENx)}$  = Hi (unless otherwise noted) (continued)

### supply current

| PARAMETER          |                  | TEST CO                             | ONDITIONS                                   |          | Т   | PS2042 |     | T   | PS2052 |     | UNIT |
|--------------------|------------------|-------------------------------------|---------------------------------------------|----------|-----|--------|-----|-----|--------|-----|------|
| PARAMETER          |                  | 1231 00                             | DNDITIONS                                   |          | MIN | TYP    | MAX | MIN | TYP    | MAX | UNIT |
| Supply             |                  | $V_{I}(\overline{ENx}) = V_{I}(IN)$ | T <sub>J</sub> = 25°C                       | TPS2042  |     | 0.015  | 1   |     |        |     |      |
| current,           | current, No Load |                                     | $-40^{\circ}C \le T_J \le 125^{\circ}C$     | 17 32042 |     |        | 10  |     |        |     | μА   |
| low-level          | on OUT           | V <sub>I(ENx)</sub> = 0 V           | T <sub>J</sub> = 25°C                       | TPS2052  |     |        |     |     | 0.015  | 1   | μΛ   |
| output             |                  | VI(ENX) = 0 V                       | $-40^{\circ}C \le T_J \le 125^{\circ}C$     | 11 02032 |     |        |     |     |        | 10  |      |
| Supply             |                  | V. ( <del>= 1 )</del> = 0 \         | T <sub>J</sub> = 25°C                       | TPS2042  |     | 80     | 100 |     |        |     |      |
| current,           | No Load          | $V_{I}(\overline{ENx}) = 0 V$       | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 125°C | 11 02042 |     | 100    |     |     |        |     | μΑ   |
| high-level         | on OUT           | $V_{I(ENx)} = V_{I(IN)}$            | T <sub>J</sub> = 25°C                       | TPS2052  |     |        |     |     | 80     | 100 | μΛ   |
| output             |                  | VI(ENX) - VI(IN)                    | $-40^{\circ}C \le T_J \le 125^{\circ}C$     | 11 32032 |     |        |     |     | 100    |     |      |
| Leakage            | OUT<br>connected | $V_{I}(\overline{ENx}) = V_{I}(IN)$ | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$   | TPS2042  |     | 100    |     |     |        |     | μА   |
| current            | to ground        | $V_{I(ENx)} = 0 V$                  | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$   | TPS2052  |     |        |     |     | 100    |     | μΑ   |
| Reverse<br>leakage | IN = high        | $V_{I(EN)} = 0 V$                   | T <sub>J</sub> = 25°C                       | TPS2042  |     | 0.3    |     |     |        |     | μА   |
| current            | impedance        | V <sub>I(EN)</sub> = Hi             | 11 - 23 0                                   | TPS2052  |     |        |     |     | 0.3    |     | μΑ   |

### undervoltage lockout

| PARAMETER               | TEST CONDITIONS       | TPS2042 |     |     | Т   | UNIT |     |      |
|-------------------------|-----------------------|---------|-----|-----|-----|------|-----|------|
| PARAMETER               | TEST CONDITIONS       | MIN     | TYP | MAX | MIN | TYP  | MAX | UNIT |
| Low-level input voltage |                       | 2       |     | 2.5 | 2   |      | 2.5 | V    |
| Hysteresis              | T <sub>J</sub> = 25°C |         | 100 |     |     | 100  |     | mV   |

### overcurrent OCx

| PARAMETER                      | TEST CONDITIONS                               | Т   | PS2042 |     | Т   | UNIT |     |      |
|--------------------------------|-----------------------------------------------|-----|--------|-----|-----|------|-----|------|
| PARAIVIETER                    | TEST CONDITIONS                               | MIN | TYP    | MAX | MIN | TYP  | MAX | UNIT |
| Sink current <sup>†</sup>      | V <sub>O</sub> = 5 V                          |     |        | 10  |     |      | 10  | mA   |
| Output low voltage             | $I_O = 5 \text{ mA}, V_{OL(OCx)}$             |     |        | 0.5 |     |      | 0.5 | V    |
| Off-state current <sup>†</sup> | $V_{O} = 5 \text{ V},  V_{O} = 3.3 \text{ V}$ |     |        | 1   |     |      | 1   | μΑ   |

<sup>†</sup> Specified by design, not production tested.



### PARAMETER MEASUREMENT INFORMATION



**VOLTAGE WAVEFORMS** 

Figure 1. Test Circuit and Voltage Waveforms



Figure 2. Turnon Delay and Rise Time with 0.1-μF Load



Figure 3. Turnoff Delay and Fall Time with 0.1-μF Load

### PARAMETER MEASUREMENT INFORMATION



VI(EN) (5 V/div)  $V_{I(IN)} = 5 V$  $T_A = 25^{\circ}C$ VO(OUT)  $C_L = 1 \mu F$ (2 V/div)  $R_L = 10 \Omega$ 2 4 6 8 10 12 18 20 t - Time - ms

Figure 4. Turnon Delay and Rise Time with 1-μF Load

Figure 5. Turnoff Delay and Fall Time with 1- $\mu$ F Load





Figure 6. TPS2042, Short-Circuit Current, Device Enabled into Short

Figure 7. TPS2042, Threshold Trip Current with Ramped Load on Enabled Device

### PARAMETER MEASUREMENT INFORMATION



Figure 8. Inrush Current with 100-μF, 220-μF and 470-μF Load Capacitance



Figure 9. Ramped Load on Enabled Device



Figure 10. 4- $\Omega$  Load Connected to Enabled Device



Figure 11. 1-Ω Load Connected to Enabled Device

### TYPICAL CHARACTERISTICS





#### TYPICAL CHARACTERISTICS

### SUPPLY CURRENT, OUTPUT ENABLED JUNCTION TEMPERATURE 100 II(IN)– Supply Current, Output Enabled $-\mu A$ $V_{I(IN)} = 5.5 V$ $V_{I(IN)} = 5 V$ 90 80 $V_{I(IN)} = 4 V$ $V_{I(IN)} = 2.7 V$ 70 $V_{I(IN)} = 3.3 V$ 60 50 125 150 -25 25 50 75 100 -50 T<sub>J</sub> - Junction Temperature - °C





# SUPPLY CURRENT, OUTPUT DISABLED



### SUPPLY CURRENT, OUTPUT DISABLED



Figure 19

 $^{\prime}$  DS(on)  $^{-}$  Static Drain-Source On-State Resistance  $^{-}$  m $\Omega$ 

#### TYPICAL CHARACTERISTICS

# STATIC DRAIN-SOURCE ON-STATE RESISTANCE JUNCTION TEMPERATURE 175 $I_0 = 0.5 A$ $V_{I(IN)} = 2.7$ 150 $V_{I(IN)} = 3.3 V$ 125 100 V<sub>I(IN)</sub> = 4.5 V V<sub>I(IN)</sub> = 5 V 75 50

50

T<sub>J</sub> – Junction Temperature – °C

Figure 20

-25

-50

75

100









#### TYPICAL CHARACTERISTICS









#### TYPICAL CHARACTERISTICS



#### **APPLICATION INFORMATION**



Figure 29. Typical Application

### power-supply considerations

A 0.01- $\mu F$  to 0.1- $\mu F$  ceramic bypass capacitor between INx and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a 0.01- $\mu F$  to 0.1- $\mu F$  ceramic capacitor improves the immunity of the device to short-circuit transients.



#### overcurrent

A sense FET checks for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see Figure 6). The TPS2042 and TPS2052 sense the short and immediately switch into a constant-current output.

In the second condition, the short occurs while the device is enabled. At the instant the short occurs, very high currents may flow for a short time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshhold) the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 7). The TPS2042 and TPS2052 are capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

### **OC** response

The  $\overline{\text{OC}}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause momentary false overcurrent reporting from the inrush current flowing through the device, charging the downstream capacitor. An RC filter of 500  $\mu$ s (see Figure 30) can be connected to the  $\overline{\text{OC}}$  pin to reduce false overcurrent reporting. Using low-ESR electrolytic capacitors on the output lowers the inrush current flow through the device during hot-plug events by providing a low impedance energy source, thereby reducing erroneous overcurrent reporting.



Figure 30. Typical Circuit for OC Pin and RC Filter for Damping Inrush OC Responses

### power dissipation and junction temperature

The low on-resistance on the n-channel MOSFET allows small surface-mount packages, such as SOIC, to pass large currents. The thermal resistances of these packages are high compared to that of power packages; it is good design practice to check power dissipation and junction temperature. The first step is to find  $r_{DS(on)}$  at the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from Figure 21. Next, calculate the power dissipation using:

$$P_D = r_{DS(on)} \times I^2$$

Finally, calculate the junction temperature:

$$T_{I} = P_{D} \times R_{\theta,IA} + T_{A}$$

Where:

 $T_A$  = Ambient Temperature °C  $R_{\theta JA}$  = Thermal resistance SOIC = 172°C/W, PDIP = 106°C/W

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

### thermal protection

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The faults force the TPS2042 and TPS2052 into constant current mode, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels. The protection circuit senses the junction temperature of the switch and shuts it off. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed.

The TPS2042 and TPS2052 implement a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature will rise. Once the die temperature rises to approximately  $140^{\circ}$ C, the internal thermal sense circuitry checks which power switch is in an overcurrent condition and turns that power switch off, thus isolating the fault without interrupting operation of the adjacent power switch. Should the die temperature exceed the first thermal trip point of  $140^{\circ}$ C and reach  $160^{\circ}$ C, both switches turn off. The  $\overline{OC}$  open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

#### undervoltage lockout (UVLO)

An undervoltage lockout ensures that the power switch is in the off state at power up. Whenever the input voltage falls below approximately 2 V, the power switch will be quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO will also keep the switch from being turned on until the power supply has reached at least 2 V, even if the switch is enabled. Upon reinsertion, the power switch will be turned on with a controlled rise time to reduce EMI and voltage overshoots.



### universal serial bus (USB) applications

The universal serial bus (USB) interface is a 12-Mb/s, or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (e.g., keyboards, printers, scanners, and mice). The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts/self-powered hubs (SPH)
- Bus-powered hubs (BPH)
- Low-power, bus-powered functions
- High-power, bus-powered functions
- Self-powered functions

Self-powered and bus-powered hubs distribute data and power to downstream functions. The TPS2042 and TPS2052 can provide power-distribution solutions for many of these classes of devices.

### host/self-powered and bus-powered hubs

Hosts and self-powered hubs have a local power supply that powers the embedded functions and the downstream ports (see Figure 31). This power supply must provide from 5.25 V to 4.75 V to the board side of the downstream connection under full-load and no-load conditions. Hosts and SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.



<sup>†</sup> May need RC filter (see Figure 36)

Figure 31. Typical Two-Port USB Host/Self-Powered Hub



### host/self-powered and bus-powered hubs (continued)

Bus-powered hubs obtain all power from upstream ports and often contain an embedded function. The hubs are required to power up with less than one unit load. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This can be accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than one unit load. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

### low-power bus-powered functions and high-power bus-powered functions

Both low-power and high-power bus-powered functions obtain all power from upstream ports; low-power functions always draw less than 100 mA, and high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$ F at power up, the device must implement inrush current limiting (see Figure 32).



Figure 32. High-Power Bus-Powered Function

SLVS173A - AUGUST 1998 - REVISED APRIL 1999

#### **APPLICATION INFORMATION**

### **USB** power-distribution requirements

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- Hosts/self-powered hubs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB V<sub>BUS</sub>
- Bus-powered hubs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current (<44 Ω and 10 μF)</li>
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA</li>

The feature set of the TPS2042 and TPS2052 allows them to meet each of these requirements. The integrated current-limiting and overcurrent reporting is required by hosts and self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-power hubs, as well as the input ports for bus-power functions (see Figure 33).



Figure 33. Hybrid Self/Bus-Powered Hub Implementation



### generic hot-plug applications (see Figure 34)

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the TPS2042 and TPS2052, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS2042 and TPS2052 also ensures the switch will be off after the card has been removed, and the switch will be off during the next insertion. The UVLO feature guarantees a soft start with a controlled rise time for every insertion of the card or module.



Figure 34. Typical Hot-Plug Implementation

By placing the TPS2042 and TPS2052 between the  $V_{CC}$  input and the rest of the circuitry, the input power will reach these devices first after insertion. The typical rise time of the switch is approximately 2.5 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device.

www.ti.com 26-Feb-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS2042D         | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | (6)<br>NIPDAU                 | Level-1-260C-UNLIM | -40 to 125   | 2042                    | Samples |
| TPS2042DG4       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2042                    | Samples |
| TPS2042DR        | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2042                    | Samples |
| TPS2042P         | ACTIVE | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 125   | TPS2042P                | Samples |
| TPS2052D         | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2052                    | Samples |
| TPS2052DR        | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2052                    | Samples |
| TPS2052DRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2052                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

www.ti.com 26-Feb-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dillionolollo alo nollilla |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS2042DR                        | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2052DR                        | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS2042DR | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |  |
| TPS2052DR | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



\*All dimensions are nominal

| 7 III airrioriororio aro rioriiriai |              |              |      |     |        |        |        |        |
|-------------------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                              | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| TPS2042D                            | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TPS2042DG4                          | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TPS2042P                            | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TPS2052D                            | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated