# MOTOROLA SEMICONDUCTOR TECHNICAL DATA ## MC68HC705C8 # Technical Summary 8-Bit Microcontroller Unit The MC68HC705C8 (HCMOS) microcontroller unit (MCU) is a member of the M68HC05 Family of microcontrollers and is available in either one-time programmable ROM (OTPROM) or EPROM versions. This high-performance, low-power MCU has parallel I/O capability with pins programmable as input or output. This publication contains condensed information on the MCU; for more detailed information, contact your local Motorola sales office. The following block diagram depicts the hardware features; additional features available on the MCU are as follows: - On-Chip Oscillator with RC or Crystal/Ceramic Resonator Mask Options - Memory-Mapped I/O - Selectable Memory Configurations - Computer Operating Properly (COP) Watchdog Timer - Clock Monitor - 24 Bidirectional I/O Lines and 7 Input-Only Lines - Serial Communications Interface (SCI) System - Serial Peripheral Interface (SPI) System - Bootstrap Capability - Power-Saving STOP, WAIT, and Data Retention Modes - Single 3.0- to 5.5-Volt Supply (2-Volt Data Retention Mode) - Fully Static Operation - Software-Programmable External Interrupt Sensitivity #### **BLOCK DIAGRAM** This document contains information on a new product. Specifications and information herein are subject to change without notice. ı ©MOTOROLA INC., 1989 #### SIGNAL DESCRIPTION The signal descriptions of the MCU are discussed in the following paragraphs. #### VDD AND VSS Power is supplied to the microcontroller using these two pins. VDD is the positive supply, and VSS is ground. #### IRQ This pin is a programmable option that provides two different choices of interrupt triggering sensitivity. Refer to **INTERRUPTS** for more detail. #### OSC1, OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal, a ceramic resonator, or an external signal connects to these pins providing a system clock. The oscillator frequency is two times the internal bus rate. | Crysta | ı | |--------|---| |--------|---| | Oi yotai | | | | | | | | | | | |-------------------|-------|-------|-------|--|--|--|--|--|--|--| | | 2 MHz | 4 MHz | Units | | | | | | | | | RSMAX | 400 | 75 | Ω | | | | | | | | | C <sub>0</sub> | 5 | 7 | рF | | | | | | | | | C <sub>1</sub> | 0.008 | 0.012 | μF | | | | | | | | | C <sub>OSC1</sub> | 15-40 | 15-30 | рF | | | | | | | | | C <sub>OSC2</sub> | 15-30 | 15-25 | рF | | | | | | | | | RP | 10 | 10 | MΩ | | | | | | | | | Q | 30 | 40 | К | | | | | | | | #### Crystal The circuit shown in Figure 1(b) is recommended when using a crystal. Using an external CMOS oscillator is recommended when crystals outside the specified ranges are to be used. The crystal and components should be mounted as close as possible to the input pins to minimize output distortion and start-up stabilization time. Refer to **ELECTRICAL SPECIFICATIONS** for VDD specifications. #### **Ceramic Resonator** A ceramic resonator may be used in place of the crystal in cost-sensitive applications. The circuit in Figure 1(b) is recommended when using a ceramic resonator. Figure 1(a) lists the recommended capacitance and resistance values. The manufacturer of the resonator considered should be consulted for specific information on resonator operation. Ceramic Resonator | | 2-4 MHz | Units | |-------------------|---------|-------| | Rs (typical) | 10 | Ω | | C <sub>0</sub> | 40 | рF | | C <sub>1</sub> | 4, 3 | μF | | C <sub>OSC1</sub> | 30 | pF | | C <sub>OSC2</sub> | 30 | pF | | Rp | 1-10 | MΩ | | Q | 1250 | | #### (a) Crystal/Ceramic Resonator Parameters (b) Crystal/Ceramic Resonator Oscillator Connections (c) Equivalent Crystal Circuit (d) External Clock Source Connections (For Crystal Mask Option Only) Figure 1. Oscillator Connections MOTOROLA 2 #### **External Clock** An external clock may be applied to the OSC1 input with the OSC2 input not connected, as shown in Figure 1(d). #### **INPUT CAPTURE (TCAP)** This pin controls the input capture feature for the onchip programmable timer. #### **OUTPUT COMPARE (TCMP)** This pin provides an output for the output compare feature of the on-chip timer. #### RESET This pin is used as an input to reset the MCU and provide an orderly start-up procedure by pulling RESET low. As an output, the RESET pin indicates that an internal MCU failure has been detected. ## INPUT/OUTPUT PORTS (PA7-PA0, PB7-PB0, PC7-PC0) These 24 lines are arranged into three 8-bit ports (A, B, and C). These ports are programmable as either inputs or outputs under software control of the data direction registers. Refer to **PROGRAMMING** for additional information. ## FIXED INPUT PORT (PD5-PD0, PD7) These seven lines comprise port D, a fixed input port. All special functions that are enabled (SPI, SCI) affect this port. Refer to **PROGRAMMING** for additional information. #### $V_{PP}$ This pin is used to program the OTPROM or EPROM. Vpp should be connected to VDD for normal operation. #### CAUTION Do not connect the Vpp pin to VSS (ground), or damage to the MCU could result. #### INPUT/OUTPUT PROGRAMMING Input/output port programming, fixed input port programming, and serial port programming are discussed in the following paragraphs. #### I/O PORT PROGRAMMING Any port pin is programmable as either an input or an output under software control of the corresponding data direction register (DDR). Each port bit can be selected as output or input by writing the corresponding bit in the port DDR to a logic one for output and logic zero for input. On reset, all DDRs are initialized to logic zero to put the ports in the input mode. The port output registers are not initialized on reset but may be written to before setting the DDR bits to avoid undefined levels. When programmed as outputs, the latched output data is readable as input data regardless of the logic levels at the output pin due to output loading. The latched output data bit may always be written. Therefore, any write to a port writes all of its data bits, even though the port DDR is set to input. This port write may be used to initialize the data registers and avoid undefined outputs. Refer to Figure 2 for typical port circuitry and to Table 1 for a list of the I/O pin functions. Table 1. I/O Pin Functions | R/W* | DDR | I/O Pin Functions | | | | | |------|-----|---------------------------------------------------------------------------|--|--|--|--| | 0 | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | | | | | 0 | 1 | Data is written into the output data latch and output to the I/O pin. | | | | | | 1 | 0 | The state of the I/O pin is read. | | | | | | 1 | 1 | The I/O pin is in an output mode. The output data latch is read. | | | | | <sup>\*</sup>R/W is an internal signal. Figure 2. Typical Port I/O Circuit ## FIXED INPUT PORT PROGRAMMING Port D is a fixed input port (PD5–PD0, PD7) that monitors the external pins whenever the SCI or SPI is disabled. After reset, all seven bits become valid inputs because all special function drivers are disabled. For example, with the SCI enabled, PD0 and PD1 inputs will read zero. With the SPI disabled, PD2 through PD5 will read the state of the pin at the time of the read operation. #### NOTE Any unused inputs and I/O ports should be tied to an appropriate logic level (e.g., either VDD or VSS). ## SERIAL PORT (SCI AND SPI) PROGRAMMING The SCI and SPI use the port D pins for their functions. The SCI requires two pins (PD1-PD0) for its receive data input (RDI) and transmit data output (TD0), respectively. The SPI function requires four of the pins (PD5-PD2) for its serial data input/output (MISO), serial data output/input (MOSI), serial clock (SCK), and slave select (SS), respectively. #### **MEMORY** The MCU is capable of addressing 8192 bytes of memory and I/O registers. The locations consist of user PROM, user RAM, bootstrap ROM, control registers, and I/O. User PROM is available as either ultraviolet erasable PROM (EPROM) or one-time programmable read-only memory (OTPROM). The user-defined reset and interrupt vectors are located from \$1FF4 to \$1FFF. The shared stack area is used during processing of an interrupt or subroutine call to save the CPU state. The stack pointer decrements during pushes and increments during pulls. Refer to **INTERRUPTS** for additional information. #### NOTE Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. The MCU contains four, selectable memory configurations. The first configuration is selected automatically by reset or power-on reset. The memory configuration is selected by the state of the RAM0 and RAM1 bits in the options register (\$1FDF). The configurations are selected as follows: | RAM0 | RAM1 | RAM Bytes | PROM Bytes | |------|------|-----------|------------| | 0 | 0 | 176 | 7744 | | 1 | 0 | 208 | 7696 | | 0 | 1 | 272 | 7648 | | 1 | 1 | 304 | 7600 | Figures 3-6 illustrate the four memory configurations. ## **REGISTERS** The following paragraphs describe the registers that control user options. ## Option Register, \$1FDF The option register is used to select the $\overline{\text{IRQ}}$ sensitivity, enable the PROM security, and select the memory configuration. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|---|---|-----|---|-----|---| | RAM0 | RAM1 | 0 | 0 | SEC | | IRQ | 0 | | RESET: | Λ | 0 | 0 | U | | 1 | 0 | RAM0 — Random Access Memory Control Bit 0 - 1 = Maps 32 bytes of RAM into page zero starting at address \$0030. Addresses from \$0020 to \$0030 are reserved. This deletes 48 bytes of PROM that were used at these locations. This bit can be read or written at any time, allowing memory configuration to be changed during program execution. - 0 = Provides 48 bytes of PROM at location \$0030. RAM1 — Random Access Memory Control Bit 1 - 1 = Maps 96 bytes of RAM into page zero starting at address \$0100. This deletes 96 bytes of PROM that were used at these locations. This bit can be read or written at any time, allowing memory configuration to be changed during program execution. - 0 = Provides 96 bytes of PROM at location \$0100. SEC — Security - 1 = Bootloader disabled, MCU operates only in singlechip mode - 0 = Security off, bootloader enabled, expanded mode enabled IRQ — Interrupt Request Bit Sensitivity - $1 = \overline{IRQ}$ pin is both negative edge- and level-sensitive - 0 = IRQ pin is negative edge-sensitive only IRQ is set only by reset, but can be cleared by software. This bit can only be written once. Bit 0, 4, 5 Always read zero Bit 2 Can be either one or zero #### Program Register, \$1C The program register (\$1C) is used to perform PROM programming. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|---|-----| | 0 | 0 | 0 | 0 | 0 | LAT | 0 | PGM | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MOTOROLA Figure 3. Memory Map #1 LAT - Latch Enable - 1 = Enables PROM data and address bus latches for programming or erasing on the next byte write cycle. - 0 = Latch disabled. PROM data and address buses are unlatched for normal CPU operations. This bit is both readable and writable. PGM — Program - 1 = Applies Vpp power to the PROM for programming. - $0 = V_{PP}$ power off If LAT is cleared, PGM cannot be set. Bits 1, 3-7 — Not used Always read zero #### **Erasing** OTPROM MCU devices are shipped in an erased state and cannot be erased. Electrical erasing procedures cannot be performed on these devices. EPROM devices can be erased by exposure to a highintensity ultraviolet (UV) light with a wavelength of 2537 Angstrom. The recommended dose (UV intensity times exposure time) is 15Ws/cm<sup>2</sup>. UV lamps should be used without shortwave filters, and the EPROM device should be positioned about one inch from the UV lamps. #### **OTPROM/EPROM Programming** Figure 7 illustrates the programming sequence. The OTPROM or EPROM programming technique can be used to load a user program into the MCU. A user program contained in external EPROM can be copied into the internal PROM of the MC68HC705C8. ## NOTE The SEC bit in the option register disables the bootstrap loader. MC68HC705C8 BR594/D Figure 4. Memory Map #2 The MCU device is inserted into the circuit shown in Figure 8. A programming routine is selected via switches S1 through S4, and V<sub>DD</sub> and V<sub>PP</sub> applied to the circuit. Switch S5 changes the MCU from RESET to RUN mode, control transfers to the bootstrap ROM, and the selected routine is executed. The EPROM programming sequence of events is as follows: - 1. Place S5 in the RESET position. - 2. Select routine with S1 through S5. - 3. Apply VDD and Vpp to the circuit. - 4. Place S5 in the RUN position. - 5. Programming routine is executed. - 6. Place S5 in the RESET position. - 7. Remove VDD and Vpp, or select and run new rou- Once in bootstrap mode, the mode switch settings establish the routine to be executed. The routines are as follows: Program and verify PROM Verify PROM contents Secure PROM Load program in RAM and execute **Dump PROM contents** Execute program in RAM ## Program and Verify PROM The program and verify routine copies the contents of an external 8K EPROM into the MCU PROM, with direct correspondence between the addresses. Memory addresses in the MCU that are not implemented in PROM **MOTOROLA** 6 Figure 5. Memory Map #3 are skipped. Unprogrammed EPROM addresses should contain \$00 bytes to speed up the programming process. During programming, the PROGRAMMING LED (DS2) lights. After programming, DS2 turns off and verification begins. If the contents of the external EPROM and MCU internal PROM exactly match, the VERIFIED LED (DS1) lights. If a discrepancy is detected, the routine stops and the error address location is placed on the external memory address bus. ## **Verify PROM Contents** The verify PROM routine is normally entered automatically after the PROM is programmed. Direct entry of this routine causes the PROM contents to be compared to the contents of external memory locations at the same addresses. Both DS1 and DS2 are turned off until verification is complete. After verification, DS1 lights. If verification fails, the routine halts with the failing address in the external memory address bus. #### Secure PROM This routine is used after the PROM is successfully programmed and verified. Only the SEC bit in the option register (\$1FDF) is programmed, and the VERIFIED LED (DS1) lights to indicate the end of the routine. This does not mean that the SEC bit was verified. To ensure that security is properly enabled, attempt to perform another verify routine. If the proper LED does not light, the PROM has been properly secured. MC68HC705C8 BR594/D Figure 6. Memory Map #4 ## Load Program in RAM and Execute In the load program in RAM and execute routine, user programs are loaded via the SCI port, and then executed. Data is loaded sequentially, starting at address \$0050. After the last byte is loaded, control is transferred to the RAM program starting at location \$0051. The first byte loaded is the count of the total number of bytes in the program, plus the count byte. The program starts at the second location in RAM. During initialization, the SCI is configured for NRZ data format (idle line, start bit, 8 data bytes, and stop bit). The baud rate is 4800 with a 2-MHz crystal. Execution can be held off by setting the byte count to a value greater than the number of bytes to be loaded. After loading the last byte, the firmware waits for more data. At this point, S5 can be placed in the RESET position, which resets the MCU with the RAM data intact. All other routines can be entered, including the one to execute program in RAM, by selecting the routine desired and switching S5 to RUN. ## **Dump PROM Contents** In the dump PROM contents routine, the PROM contents are dumped sequentially to the SCI output. The first location sent is \$0020, and the last location sent is \$1FFF. Unused locations are skipped so that no gaps exist in the data stream. The external memory address lines indicate the current location being sent. Data is sent in NRZ format, as in the load program in RAM routine. MOTOROLA 8 NOTE: If programming in user mode the $\overline{\text{IRQ}}$ pin must be held to 9V. Figure 7. OTPROM/EPROM Programming #### **Execute Program in RAM** This routine allows the MCU to transfer control to a program previously loaded in RAM. This program is executed once bootstrap mode is entered, if switch S4 is activated, without any firmware initialization. The program must start at location \$0051 to be compatible with the load program in RAM routine. #### **REGISTERS** The MCU contains the registers described in the following paragraphs. #### **ACCUMULATOR (A)** The accumulator is a general-purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. #### INDEX REGISTER (X) The index register is an 8-bit register used for the indexed addressing mode. It contains an 8-bit value that may be added to an 8- or 16-bit immediate value to create an effective address. The index register may also be used as a temporary storage area. #### **PROGRAM COUNTER (PC)** The program counter is a 13-bit register that contains the address of the next byte to be fetched. ## STACK POINTER (SP) The stack pointer is a 13-bit register that contains the address of the next free location on the stack. During an MCU reset or the reset stack pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. When accessing memory, the seven most significant bits are permanently set to 0000011. These seven bits are appended to the six least significant register bits to produce an address within the range of \$00FF to \$00CO. Subroutines and interrupts may use up to 64 (decimal) locations. If 64 locations are exceeded, the stack pointer wraps around and loses the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. #### **CONDITION CODE REGISTER (CCR)** The CCR is a 5-bit register in which four bits are used to indicate the results of the instruction just executed. These bits can be individually tested by a program, and specific actions can be taken as a result of their state. Each bit is explained in the following paragraphs. ## Half Carry (H) This bit is set during ADD and ADC operations to indicate that a carry occurred between bits 3 and 4. #### Interrupt (I) When this bit is set, the timer and external interrupt is masked (disabled). If an interrupt occurs while this bit is MC68HC705C8 BR594/D NOTE: Pin assignments in this schematic are those of the 40-pin Dual-in-line package. Pin numbers for the 44-Lead PLCC package are different. Figure 8. PROM Programming Circuit set, the interrupt is latched and processed as soon as the interrupt bit is cleared. #### Negative (N) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative (bit 7 in the result is a logic one). #### Zero (Z) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was zero. #### Carry/Borrow (C) When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit is also affected during bit test and branch instructions and during shifts and rotates. #### **RESETS** The MCU can be reset in the following four ways: - 1. An internal, power-on condition. - 2. An external, active-low input on the RESET pin. - 3. An internal computer operating properly (COP) watchdog timer reset condition. - 4. An internal clock monitor reset condition. #### **POWER-ON RESET (POR)** An internal reset is generated on powerup to allow the internal clock generator to stabilize. The power-on reset is strictly for power turnon conditions and should not be used to detect a drop in the power supply voltage. There is a 4064 internal processor clock cycle ( $t_{\mbox{cyc}}$ ) delay after the oscillator becomes active. If the $\overline{\mbox{RESET}}$ pin is low at the end of 4064 $t_{\mbox{cyc}}$ , the MCU will remain in the reset condition until $\overline{\mbox{RESET}}$ goes high. ## **EXTERNAL RESET INPUT** The MCU is reset when a logic zero is applied to the $\overline{\text{RESET}}$ input for a period of one and one-half machine cycles ( $t_{\text{CVC}}$ ). ## Computer Operating Properly (COP) Watchdog Timer Reset The MCU includes a COP watchdog timer to help protect against software failures. Once the COP is enabled, a COP reset sequence must be executed on a periodic basis so the COP does not time out. Since the COP timer uses the internal bus clock, a clock monitor is included to guard against clock failure. The COP reset register (\$1D) and the COP control register (\$1E) shown below are used to control the COP watchdog timer and clock monitor functions. #### **COP Reset Register (1D)** The sequence required to reset the COP timer is as follows: Write \$55 to the COP reset register Write \$AA to the COP reset register Both write operations must occur in the order listed, but any number of instructions may be executed between the two write operations. The elapsed time between software resets must not be greater than the COP timeout period. Reading the COP reset register does not return valid data and does not affect the watchdog timer. ## **COP Control Register (1E)** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|------|-----|------|-----|-----| | 0 | 0 | 0 | COPF | CME | COPE | CM1 | CM0 | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **COPF** — Computer Operating Properly 1 = COP or clock monitor reset has occurred 0 = No COP or clock monitor reset has occurred Reading the COP control register clears COPF CME — Clock Monitor Enable 1 = Clock monitor enabled 0 = Clock monitor disabled CME is readable and writable at any time COPE — Computer Operating Properly Enable 1 = COP timeout enabled 0 = COP timeout disabled CM1 — Computer Operating Properly Mode 1 Used in conjunction with CM0 to establish the COP timeout period. CM1 can be read and set anytime, but is cleared only by reset. See Table 2. CM0 — Computer Operating Properly Mode 0 Used in conjunction with CM1 to establish the COP timeout period. CM0 can be read and set anytime, but is cleared only by reset. See Table 2. Bits 5-7 — Not used Always read zero #### **Clock Monitor Reset** When the CME bit in the COP control register is set, the clock monitor detects the absence of the internal bus clock for a certain period of time. The timeout period depends on processing parameters and varies from 5 to 100 $\mu$ s, which implies that systems using a bus clock rate of 200 kHz or less should not use the clock monitor function. MC68HC705C8 BR594/D **Table 2. COP Timeout Period** | CM1 | СМО | E/2 <sup>15</sup><br>Divided By | XTAL = 4.0 MHz,<br>E = 2.0 MHz | XTAL = 3.5795 MHz,<br>E = 1.7897 MHz | XTAL = 2.0 MHz,<br>E = 1.0 MHz | XTAL=1.0 MHz,<br>E=0.5 MHz | |-----|-----|---------------------------------|--------------------------------|--------------------------------------|--------------------------------|----------------------------| | 0 | 0 | 1 | 16.38 ms | 18.31 ms | 32.77 ms | 65.54 ms | | 0 | 1 | 4 | 65.54 ms | 73.24 ms | 131.07 ms | 262.14 ms | | 1 | 0 | 16 | 262.14 ms | 292.95 ms | 524.29 ms | 1.048 s | | 1 | 1 | 64 | 1.048 s | 1.172 s | 2.097 s | 4.194 s | #### **Clock Monitor Reset** When the CME bit in the COP control register is set, the clock monitor detects the absence of the internal bus clock for a certain period of time. The timeout period depends on processing parameters and varies from 5 to $100~\mu s$ , which implies that systems using a bus clock rate of 200 kHz or less should not use the clock monitor function If a slow or absent clock is detected, the clock monitor causes a system reset. The reset is issued to the external system for four bus cycles via the bidirectional $\overline{\text{RESET}}$ pin. Special consideration is required when using the STOP instruction with the clock monitor. Since STOP causes the system clocks to halt, the clock monitor issues a system reset when STOP is executed. The clock monitor is a useful backup to the COP watchdog timer. Since the watchdog timer requires a clock to function, the timer will not indicate any failure if the system clocks fail. The clock monitor would detect such a failure and force the MCU to a reset state. Clocks are not required for the MCU to reach a reset condition, although clocks are required to sequence through reset back to the run condition. #### **INTERRUPTS** The MCU can be interrupted five different ways: the four maskable hardware interrupts ( $\overline{\text{IRQ}}$ , SPI, SCI, and timer) and the nonmaskable software interrupt instruction (SWI). Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume. The stacking order is shown in Figure 9. Unlike RESET, hardware interrupts do not cause the current instruction execution to be halted but are considered pending until the current instruction is complete. #### NOTE The current instruction is the one already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If unmasked (I bit clear) and if the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending at the end of an instruction execution, the external interrupt is serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state. Refer to Figure 10 for the reset and interrupt instruction processing sequence. #### TIMER INTERRUPT There are three different timer interrupt flags that cause a timer interrupt whenever they are set and enabled. The NOTE: Since the Stack Pointer decrements during pushes, the PCL is stacked first, followed by PCH, etc. Pulling from the stack is in the reverse order. Figure 9. Interrupt Stacking Order Figure 10. Reset and Interrupt Processing Flowchart MC68HC705C8 BR594/D interrupt flags are in the timer status register (TSR), and the enable bits are in the timer control register (TCR). Refer to **TIMER** for more information. #### **EXTERNAL INTERRUPT** If the interrupt mask bit (I bit) of the CCR is set, all interrupts are disabled. Clearing the I bit enables the external interrupt. The external interrupt is internally synchronized and then latched on the falling edge of $\overline{IRQ}$ . The action of the external interrupt is identical to the timer interrupt with the exception that the interrupt request input at $\overline{IRQ}$ is latched internally and the service routine address is specified by the contents of \$1FFA and \$1FFB. Either a level-sensitive and edge-sensitive trigger, or an edge-sensitive-only trigger are available as a software option. See **Option Register** for more information. Figure 11 shows both a functional internal diagram and a mode timing diagram for the interrupt line. The timing diagram shows two treatments of the interrupt line to the processor. The first method shows a single pulse on the interrupt line spaced far enough apart to be serviced. The minimum time between pulses is a function of the length of the interrupt service. Once a pulse occurs, the next pulse should not occur until an RTI occurs. This time (t<sub>ILIL</sub>) is obtained by adding 21 instruction cycles to the total number of cycles it takes to complete the service routine (not including the RTI instruction). The second method shows many interrupt lines "wire-ORed" to form the interrupts at the processor. If the interrupt line remains low after servicing an interrupt, then the next interrupt is recognized. #### NOTE The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse could be latched and serviced as soon as the I bit is cleared. (a) Interrupt Internal Function Diagram Figure 11. External Interrupt ## **SOFTWARE INTERRUPT (SWI)** The SWI is an executable instruction that is executed regardless of the state of the I bit in the CCR. If the I bit is zero, SWI executes after the other interrupts. The SWI operation is similar to the hardware interrupts. The interrupt service routine address is specified by the contents of memory locations \$1FFC and \$1FFD. #### **SCI INTERRUPTS** An interrupt in the SCI occurs when one of the interrupt flag bits in the serial communications status register is set, provided the I bit in the CCR is clear and the enable bit in the serial communications control register 2 is set. Software in the serial interrupt service routine must determine the cause and priority of the SCI interrupt by examining the interrupt flags and status bits in the SCI status register. #### SPI INTERRUPTS An interrupt in the SPI occurs when one of the interrupt flag bits in the serial peripheral status register is set, provided the I bit in the CCR is clear and the enable bit in the serial peripheral control register is set. Software in the serial peripheral interrupt service routine must determine the cause and priority of the SPI interrupt by examining the interrupt flag bits in the SPI status register. #### LOW-POWER MODES #### **STOP** The STOP instruction places the MCU in its lowest power consumption mode. In the STOP mode, the internal oscillator is turned off, halting all internal processing including timer, SCI, and SPI operation (refer to Figure 12). During the STOP mode, the TCR bits are altered to remove any pending timer interrupt request and to disable any further timer interrupts. The timer prescaler is cleared. The I bit in the CCR is cleared to enable external interrupts. All other registers and memory remain unaltered. All input/output lines remain unchanged. The processor can be brought out of the STOP mode only by an external interrupt or reset. ## **SCI during STOP Mode** When the MCU enters the STOP mode, the baud rate generator stops, halting all SCI activity. If the STOP instruction is executed during a transmitter transfer, that transfer is halted. If a low input to the $\overline{\text{IRO}}$ pin is used to exit STOP mode, the transfer resumes. If the SCI receiver is receiving data and the STOP mode is entered, received data sampling stops because the baud rate generator stops, and all subsequent data is lost. For these reasons, all SCI transfers should be in the idle state when the STOP instruction is executed. Figure 12. STOP Function Flowchart ## **SPI during Stop Mode** When the MCU enters the STOP mode, the baud rate generator stops, terminating all master mode SPI operations. If the STOP instruction is executed during an SPI transfer, that transfer halts until the MCU exits the STOP mode by a low signal on the $\overline{IRQ}$ pin. If reset is used to exit the STOP mode, then the SPI control and status bits are cleared, and the SPI is disabled. If the MCU is in the slave mode when the STOP instruction is executed, the slave SPI continues to operate and can still accept data and clock information in addition to transmitting its own data back to a master device. At the end of a possible transmission with a slave $\frac{SPI}{IRO}$ in the STOP mode, no flags are set until a low on the $\frac{SPI}{IRO}$ pin wakes up the MCU. Caution should be observed when operating the SPI as a slave during the STOP mode because the protective circuitry (WCOL, MODF, etc.) is inactive. MC68HC705C8 BR594/D #### WAIT The WAIT instruction places the MCU in a low-power consumption mode, but the WAIT mode consumes more power than the STOP mode. All CPU action is suspended, but the timer, SCI, and SPI remain active (refer to Figure 13). An interrupt from the timer, SCI, or SPI can cause the MCU to exit the WAIT mode. During the WAIT mode, the I bit in the CCR is cleared to enable interrupts. All other registers, memory, and input/output lines remain in their previous state. The timer may be enabled to allow a periodic exit from the WAIT mode. #### DATA RETENTION MODE The contents of RAM and CPU registers are retained at supply voltages as low as 2.0 Vdc. This is called the Figure 13. WAIT Function Flowchart data retention mode where the data is held, but the device is not guaranteed to operate. The MCU should be in $\overline{\text{RESET}}$ during data retention mode. #### **TIMER** The timer consists of a 16-bit, software-programmable counter driven by a fixed divide-by-four prescaler. This timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from several microseconds to many seconds. Refer to Figure 14 for a timer block diagram. Because the timer has a 16-bit architecture, each specific functional segment (capability) is represented by two registers. These registers contain the high and low byte of that functional segment. Generally, accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed. #### NOTE The I bit in the CCR should be set while manipulating both the high and low byte register of a specific timer function to ensure that an interrupt does not occur. #### COUNTER The key element in the programmable timer is a 16-bit, free-running counter or counter register, preceded by a prescaler that divides the internal processor clock by four. The prescaler gives the timer a resolution of 2.0 microseconds if the internal bus clock is 2.0 MHz. The counter is incremented during the low portion of the internal bus clock. Software can read the counter at any time without affecting its value. The double-byte, free-running counter can be read from either of two locations, \$18-\$19 (counter register) or \$1A-\$1B (counter alternate register). A read from only the least significant byte (LSB) of the free-running counter (\$19, \$1B) receives the count value at the time of the read. If a read of the free-running counter or counter alternate register first addresses the most significant byte (MSB) (\$18, \$1A), the LSB (\$19, \$1B) is transferred to a buffer. This buffer value remains fixed after the first MSB read, even if the user reads the MSB several times. This buffer is accessed when reading the free-running counter or counter alternate register LSB (\$19 or \$1B) and, thus, completes a read sequence of the total counter value. In reading either the free-running counter or counter alternate register, if the MSB is read, the LSB must also be read to complete the sequence. The counter alternate register differs from the counter register in one respect: a read of the counter register LSB Figure 14. Timer Block Diagram can clear the timer overflow flag (TOF). Therefore, the counter alternate register can be read at any time without the possibility of missing timer overflow interrupts due to clearing of the TOF. The free-running counter is configured to \$FFFC during reset and is always a read-only register. During a power-on reset, the counter is also preset to \$FFFC and begins running after the oscillator start-up delay. Because the free-running counter is 16 bits preceded by a fixed divide-by-four prescaler, the value in the free-running counter repeats every 262,144 internal bus clock cycles. When the counter rolls over from \$FFFF to \$0000, the TOF bit is set. An interrupt can also be enabled when counter rollover occurs by setting its interrupt enable bit (TOIE). ## **OUTPUT COMPARE REGISTER** The 16-bit output compare register is made up of two 8-bit registers at locations \$16 (MSB) and \$17 (LSB). The output compare register is used for several purposes, such as indicating when a period of time has elapsed. All bits are readable and writable and are not altered by the timer hardware or reset. If the compare function is not needed, the two bytes of the output compare register can be used as storage locations. The output compare register contents are compared with the contents of the free-running counter continually, and if a match is found, the corresponding output compare flag (OCF) bit is set and the corresponding output level (OLCL) bit is clocked to an output jevel register. The output compare register values and the output level bit should be changed after each successful comparison to establish a new elapsed timeout. An interrupt can also accompany a successful output compare provided the corresponding interrupt enable bit (OCIE) is set. After a processor write cycle to the output compare register containing the MSB (\$16), the output compare MC68HC705C8 BR594/D function is inhibited until the LSB (\$17) is also written. The user must write both bytes (locations) if the MSB is written first. A write made only to the LSB (\$17) will not inhibit the compare function. The free-running counter is updated every four internal bus clock cycles. The minimum time required to update the output compare register is a function of the program rather than the internal hardware. The processor can write to either byte of the output compare register without affecting the other byte. The output level (OLVL) bit is clocked to the output level register regardless of whether the output compare flag (OCF) is set or clear. #### **INPUT CAPTURE REGISTER** Two 8-bit registers, which make up the 16-bit input capture register, are read-only and are used to latch the value of the free-running counter after the corresponding input capture edge detector senses a defined transition. The level transition which triggers the counter transfer is defined by the corresponding input edge bit (IEDG). Reset does not affect the contents of the input capture register. The result obtained by an input capture will be one more than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. Resolution is one count of the free-running counter, which is four internal bus clock cycles. The free-running counter contents are transferred to the input capture register on each proper signal transition regardless of whether the input capture flag (ICF) is set or clear. The input capture register always contains the free-running counter value that corresponds to the most recent input capture. After a read of the input capture register (\$14) MSB, the counter transfer is inhibited until the LSB (\$15) is also read. This characteristic causes the time used in the input capture software routine and its interaction with the main program to determine the minimum pulse period. A read of the input capture register LSB (\$15) does not inhibit the free-running counter transfer since they occur on opposite edges of the internal bus clock. #### **TIMER CONTROL REGISTER (TCR) \$12** The TCR is a read/write register containing five control bits. Three bits control interrupts associated with the timer status register flags ICF, OCF, and TOF. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|---|---|---|------|------| | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | | RESET: | n | 0 | n | n | n | 11 | 0 | ICIE — Input Capture Interrupt Enable 1 = Interrupt enabled 0 = Interrupt disabled OCIE — Output Compare Interrupt Enable 1 = Interrupt enabled 0 = Interrupt disabled TOIE — Timer Overflow Interrupt Enable 1 = Interrupt enabled 0 = Interrupt disabled IEDG — Input Edge Value of input edge determines which level transition on TCAP pin will trigger free-running counter transfer to the input capture register 1 = Positive edge · 0 = Negative edge Reset does not affect to IEDG bit (U = unaffected). OLVL — Output Level Value of output level is clocked into output level register by the next successful output compare and will appear on the TCMP pin 1 = High output 0 = Low output Bits 2, 3, and 4 — Not used Always read zero #### **TIMER STATUS REGISTER (TSR) \$13** The TSR is a read-only register containing three status flag bits. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|-----|---|---|---|---|---|--| | ICF | 0CF | TOF | 0 | 0 | 0 | 0 | 0 | | | RESET: | U | U | 0 | 0 | 0 | 0 | 0 | | ICF — Input Capture Flag - 1 = Flag set when selected polarity edge is sensed by input capture edge detector - 0 = Flag cleared when TSR and input capture low register (\$15) are accessed OCF — Output Compare Flag - 1 = Flag set when output compare register contents match the free-running counter contents - 0=Flag cleared when TSR and output compare low register (\$17) are accessed TOF — Timer Overflow Flag - 1 = Flag set when free-running counter transition from \$FFFF to \$0000 occurs - 0=Flag cleared when TSR and counter low register (\$19) are accessed Bits 0-4 - Not used Always read zero Accessing the timer status register satisfies the first condition required to clear status bits. The remaining step is to access the register corresponding to the status bit. A problem can occur when using the timer overflow function and reading the free-running counter at random times to measure an elapsed time. Without incorporating the proper precautions into software, the timer overflow flag could unintentionally be cleared if: - 1) The timer status register is read or written when TOF is set, and - 2) The LSB of the free-running counter is read but not for the purpose of servicing the flag. The counter alternate register at address \$1A and \$1B contains the same value as the free-running counter (at address \$18 and \$19); therefore, this alternate register can be read at any time without affecting the timer overflow flag in the timer status register. #### TIMER DURING WAIT MODE The CPU clock halts during the WAIT mode, but the timer remains active. An interrupt from the timer causes the processor to exit the WAIT mode. #### TIMER DURING STOP MODE In the STOP mode, the timer stops counting and holds the last count value if STOP is exited by an interrupt. If RESET is used, the counter is forced to \$FFFC. During STOP, if at least one valid input capture edge occurs at the TCAP pin, the input capture detect circuit is armed. This does not set any timer flags nor wake up the MCU, but when the MCU does wake up, there is an active input capture flag and data from the first valid edge that occurred during the STOP mode. If RESET is used to exit STOP mode, then no input capture flag or data remains, even if a valid input capture edge occurred. ## SERIAL COMMUNICATIONS INTERFACE A full-duplex asynchronous SCI is provided with a standard NRZ format and a variety of baud rates. The SCI transmitter and receiver are functionally independent but use the same data format and baud rate. The terms baud and bit rate are used synonymously in the following description. ## SCI TWO-WIRE SYSTEM FEATURES - Standard NRZ (mark/space) format - Advanced error detection method includes noise detection for noise duration of up to one-sixteenth bit time - Full-duplex operation (simultaneous transmit and receive) - Software programmable for one of 32 different baud rates - Software-selectable word length (eight- or nine-bit words) - Separate transmitter and receiver enable bits - SCI may be interrupt driven - Four separate interrupt conditions ## SCI RECEIVER FEATURES - Receiver wake-up function (idle or address bit) - Idle line detect - Framing error detect - Noise detect - Overrun detect - Receiver data register full flag ## SCI TRANSMITTER FEATURES - Transmit data register empty flag - Transmit complete flag - Break send Any SCI two-wire system requires receive data in (RDI) and transmit data out (TDO). #### **DATA FORMAT** Receive data in (RDI) or transmit data out (TDO) is the serial data presented between the internal data bus and the output pin (TDO) and between the input pin (RDI) and the internal data bus. Data format is as shown for the NRZ in Figure 15. #### **WAKE-UP FEATURE** In a typical multiprocessor configuration, the software protocol will usually identify the addressee(s) at the beginning of the message. To permit uninterested MPUs to ignore the remainder of the message, a wake-up feature is included, whereby all further SCI receiver flag (and interrupt) processing can be inhibited until its data line returns to the idle state. An SCI receiver is re-enabled by an idle string of at least ten (or eleven) consecutive ones. Software for the transmitter must provide for the required idle string between consecutive messages and prevent it from occurring within messages. MC68HC705C8 BR594/D A second wake-up method is available in which sleeping SCI receivers can be awakened by a logic one in the high-order bit of a received character. #### RECEIVE DATA IN Receive data in (RDI) is the serial data which is presented from the input pin via the SCI to the receive data register (RDR). While waiting for a start bit, the receiver samples the input at a rate 16 times higher than the set baud rate. This increased rate is referred to as the RT rate. When the input (idle) line is detected low, it is tested for three more sample times. If at least two of these three samples detect a logic low, a valid start bit is assumed to be detected. If in two or more samples, a logic high is detected, the line is assumed to be idle. The receive clock generator is controlled by the baud rate register (see Figure 16); however, the SCI is synchronized by the start bit independent of the transmitter. Once a valid start bit is detected, the start bit, each data bit, and the stop bit are each sampled three times. The value of the bit is determined by voting logic, which takes the value of a majority of samples. A noise flag is set when all three samples on a valid start bit, data bit, or stop bit do not agree. A noise flag is also set when the start verification samples do not agree. #### START BIT DETECTION FOLLOWING A FRAMING ERROR If there has been a framing error (FE) without detection of a break (10 zeros for 8-bit format or 11 zeros for a 9-bit format), the circuit continues to operate as if there actually were a stop bit, and the start edge will be placed artificially. The last bit received in the data shift register is inverted to a logic one, and the three logic-one start qualifiers are forced into the sample shift register during the interval when detection of a start bit is anticipated; therefore, the start bit will be accepted no sooner than it is anticipated. If the receiver detects that a break (RDRF = 1, FE = 1, receiver data register = \$00) produced the framing error, the start bit will not be artificially induced, and the receiver must actually receive a logic one before start. #### TRANSMIT DATA OUT Transmit data out (TDO) is the serial data presented from the transmit data register (TDR) via the SCI to the output pin. The transmitter generates a bit time by using a derivative of the RT clock, producing a transmission rate equal to one-sixteenth that of the receiver sample clock. #### **FUNCTIONAL DESCRIPTION** A block diagram of the SCI is shown in Figure 16. The user has option bits in the serial communications control register 1 (SCCR1) to determine the SCI wake-up method and data word length. Serial communications control register 2 (SCCR2) provides control bits that individually enable/disable the transmitter or receiver, enable system interrupts, and provide wake-up enable, and send break code bits. The baud rate register bits allow the user to select different baud rates, which are used as the rate control for the transmitter and receiver. Data transmission is initiated by a write to the serial communications data register (SCDAT). Provided the transmitter is enabled, data stored in the SCDAT is transferred to the transmit data shift register. This data transfer sets the SCI status register (SCSR) transmit data register empty (TDRE) bit and generates an interrupt if the transmit interrupt is enabled. Data transfer to the transmit data shift register is synchronized with the bit rate clock. All data is transmitted LSB first. Upon completion of data transmission, the transmission complete (TC) bit is set (provided no pending data, preamble, or break code is sent), and an interrupt is generated if the transmit complete interrupt is enabled. If the transmitter is disabled, and the data, preamble, or break code has been sent, the TC bit will also be set, which will also generate an interrupt if the TCIE bit is set. If the transmitter is disabled in the middle of a transmission, that character will be completed before the transmitter gives up control of the TDO When the SCDAT is read, it contains the last data byte received, provided that the receiver is enabled. The SCSR receive data register full (RDRF) bit is set to indicate that a data byte is transferred from the input serial shift register to the SCDAT, which can cause an interrupt if the receiver interrupt is enabled. Data transfer from the input serial shift register to the SCDAT is synchronized by the receiver bit rate clock. The SCSR overrun (OR), noise flag (NF), or FE bits are set if data reception errors occur. An idle line interrupt is generated if the idle line interrupt is enabled and the SCSR IDLE bit (which detects idle line transmission) is set. This allows a receiver that is not in the wake-up mode to detect the end of a message, the preamble of a new message, or to resynchronize with the transmitter. A valid character must be received before the idle line condition for the IDLE bit to be set and for an idle line interrupt to be generated. #### **REGISTERS** There are five registers used in the SCI; the internal configuration of these registers is discussed in the following paragraphs. #### Serial Communications Data Register (SCDAT) \$11 The SCDAT is a read/write register used to receive and transmit SCI data. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------| | SCD7 | SCD6 | SCD5 | SCD4 | SCD3 | SCD2 | SCD1 | SCD0 | | RESET: | IJ | U | IJ | U | U | U | U | MOTOROLA 20 NOTE: The Serial Communications Data Register (SCDAT) is controlled by the internal R/W signal. It is the transmit data register when written and receive data register when read. Figure 16. SCI Block Diagram MC68HC705C8 BR594/D MOTOROLA 21 As shown in Figure 16, SCDAT functions as two separate registers. The transmit data register (TDR) provides the parallel interface from the internal data bus to the transmit shift register. The receive data register (RDR) provides the interface from the receive shift register to the internal data bus. #### Serial Communications Control Register 1 (SCCR1) \$OE The SCCR1 provides control bits that determine word length and select the wake-up method. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|---|---|------|---|---|---| | R8 | Т8 | | М | WAKE | _ | _ | | | RESET: | | | | | | | | | U | U | _ | U | U | _ | | _ | #### R8 - Receive Data Bit 8 R8 bit provides storage location for the ninth bit in the receive data byte (if M = 1). #### T8 — Transmit Data Bit 8 T8 bit provides storage location for the ninth bit in the transmit data byte (if M = 1). #### M — SCI Character Word Length 1 = one start bit, nine data bits, one stop bit 0 = one start bit, eight data bits, one stop bit ## WAKE — Wake-Up Select Wake bit selects the receiver wake-up method. 1 = Address bit (most significant bit) 0 = Idle line condition Bits 0-2, and 5 - Not used Can read either one or zero The address bit is dependent on both the wake-bit and the M-bit level. Additionally, the receiver does not use the wake-up feature unless the RWU control bit in SCCR2 is set. | Wake | М | Receiver Wake-Up | |------|---|-----------------------------------------------------------------------------------------------------------------------------------| | 0 | X | Detection of an idle line allows the next data byte received to cause the receive data register to fill and produce an RDRF flag. | | 1 | 0 | Detection of a received one in the eighth data bit allows an RDRF flag and associated error flags. | | 1 | 1 | Detection of a received one in the ninth data bit allows an RDRF flag and associated error flags. | #### Serial Communications Control Register 2 (SCCR2) \$OF The SCCR2 provides control of individual SCI functions such as interrupts, transmit/receive enabling, receiver wake-up, and break code. | | 7 | 6 | 5 | 4 | 3 | 2 | 11 | 0 | |---|--------|------|-----|------|----|----|-----|-----| | | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | Ī | RESET: | | | | | , | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TIE — Transmit Interrupt Enable 1 = SCI interrupt enabled 0 = TDRE interrupt disabled TCIE — Transmit Complete Interrupt Enable 1 = SCI interrupt enabled 0 = TC interrupt disabled RIE — Receive Interrupt Enable 1 = SCI interrupt enabled 0 = RDRF and OR interrupts disabled ILIE — Idle Line Interrut Enable 1 = SCI interrupt enabled 0 = Idle interrupt disabled TE - Transmit Enable - 1 = Transmit shift register output is applied to the TD0 line. Depending upon the SCCR1 M bit, a preamble of 10 (M = 0) or 11 (M = 1) consecutive ones is transmitted. - 0 = Transmitter disabled after last byte is loaded in the SCDAT and TDRE is set. After last byte is transmitted, TD0 line becomes a high-impedance line. RE - Receive Enable - 1 = Receiver shift register input is applied to the RDI - 0 = Receiver disabled and RDRF, IDLE, OR, NF, and FE status bits are inhibited. RWU — Receiver Wake-Up - 1 = Places receiver in sleep mode and enables wake-up function - 0 = Wake-up function disabled after receiving data word with MSB set (if WAKE = 1) Wake-up function also disabled after receiving 10 (M = 0) or 11 (M = 1) consecutive ones (if WAKE = 0) SBK — Send Break - 1 = Transmitter continually sends blocks of zeros (sets of 10 or 11) until cleared. Upon completion of break code, transmitter sends one high bit for recognition of valid start bit. - 0 = Transmitter sends 10 (M = 0) or 11 (M = 1) zeros then reverts to an idle state or continues sending data. If transmitter is empty and idle, setting and clearing the SBK bit may queue up to two character times of break because the first break transfers immediately to the shift register, and the second is queued into the parallel transmit buffer. #### Serial Communications Status Register (SCSR) \$10 The SCSR provides inputs to the SCI interrupt logic circuits. Noise flag and framing error bits are also contained in the SCSR. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|------|------|----|----|----|---| | TDRE | TC | RDRF | IDLE | OR | NF | FE | | | RESET: | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | TDRE — Transmit Data Register (TDR) Empty 1 = TDR contents transferred to the transmit data shift register MOTOROLA - 0 = TDR still contains data. TDRE is cleared by reading the SCSR, followed by a write to the TDR. - TC Transmit Complete - 1 = Indicates end of data frame, preamble, or break condition has occurred - 0 = TC bit cleared by reading the SCSR, followed by a write to the TDR RDRF — Receive Data Register (RDR) Full - 1 = Receive data shift register contents transferred to the RDR - 0 = Receive data shift register transfer did not occur. RDRF is cleared by reading the SCSR followed by a read of the RDR IDLE — Idle Line Detect - 1 = Indicates receiver has detected an idle line - 0 = IDLE is cleared by reading the SCSR, followed by a read of the RDR. Once IDLE is cleared, IDLE cannot be set until RDI line becomes active and idle again. OR — Overrun Error - 1 = Indicates receive data shift register data is sent to a full RDR (RDRF = 1). Data causing the overrun is lost, and RDR data is not disturbed. - 0=OR is cleared by reading the SCSR, followed by a read of the RDR. NF - Noise Flag - 1 = Indicates noise is present on the receive bits, including the start and stop bits. NF is not set until RDRF = 1. - 0 = NF is cleared by reading the SCSR, followed by a read of the RDR. FE — Framing Error - 1 = Indicates stop bit not detected in received data character. FE is set the same time RDRF is set. If received byte causes both framing and overrun errors, processor will only recognize the overrun error. Further data transfer into the RDR is inhibited until FE is cleared. - 0 = FE is cleared by reading the SCSR, followed by a read of the RDR. Bit 0 - Not used Can read either one or zero #### **Baud Rate Register \$0D** The baud rate register is used to select the SCI transmitter and receiver baud rate. SCP0 and SCP1 prescaler bits are used in conjunction with the SCR0 through SCR2 baud rate bits to provide multiple baud rate combinations for a given crystal frequency. Bits 3, 6, and 7 always read zero. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|---|------|------|---|------|------|------| | | | _ | SCP1 | SCPO | _ | SCR2 | SCR1 | SCR0 | | F | ESET: | | n | 0 | _ | U | U | U | SCP0 - SCI Prescaler Bit 0 SCP1 — SCI Prescaler Bit 1 Two prescaler bits are used to increase the range of standard baud rates controlled by the SCR0–SCR2 bits. Prescaler internal processor clock division versus bit levels are listed in Table 2. SCR0 - SCI Baud Rate Bit 0 SCR1 — SCI Baud Rate Bit 1 SCR2 — SCI Baud Rate Bit 2 Three baud rate bits are used to select the baud rates of the SCI transmitter and SCI receiver. Baud rates versus bit levels are listed in Table 3. Tables 3 and 4 tabulate the divide chain used to obtain the baud rate clock (transmit clock). The actual divider chain is controlled by the combined SCP0-SCP1 and SCR0-SCR2 bits in the baud rate register. All divided frequencies shown in Table 3 represent the final baud rate resulting from the internal processor clock division shown in the divided-by column only (prescaler division only). Table 4 lists the prescaler output divided by the action of the SCI select bits (SCR0-SCR2). For example, assume that a 9600-Hz baud rate is required with a 2.4576-MHz external crystal. In this case, the prescaler bits (SCP0-SCP1) could be configured as a divide-by-one or a divide-by-four. If a divide-by-four prescaler is used, then the SCR0-SCR2 bits must be configured as a divide-by-two. Table 3. Prescaler Highest Baud Rate Frequency Output | SCP | Bit | Clock* | | Crystal Freque | | | MHz | | | |-------------|-------------|-------------|-------------------------------------------------------|----------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------|--|--| | 1 | 0 | Divided By | 4.194304 | 4.0 | 2.4576 | 2.0 | 1.8432 | | | | 0<br>0<br>1 | 0<br>1<br>0 | 1<br>3<br>4 | 131.072 kHz<br>43.691 kHz<br>32.768 kHz<br>10.082 kHz | 125.000 kHz<br>41.666 kHz<br>31.250 kHz<br>9600 Hz | 76.80 kHz<br>25.60 kHz<br>19.20 kHz<br>5.907 kHz | 62.50 kHz<br>20.833 kHz<br>15.625 kHz<br>4800 Hz | 57.60 kHz<br>19.20 kHz<br>14.40 kHz<br>4430 Hz | | | <sup>\*</sup>Refers to the internal processor clock. NOTE: The divided frequencies shown in Table 3 represent baud rates which are the highest transmit baud rate (Tx) that can be obtained by a specific crystal frequency and only using the prescaler division. Lower baud rates may be obtained by providing a further division using the SCI rate select bits as shown below for some representative prescaler outputs. MC68HC705C8 BR594/D MOTOROLA 23 Table 4. Transmit Baud Rate Output for a Given Prescaler Output | | SCR Bits | 6 | Divided | Representative Highest Prescaler Baud Rate Outpu | | | | [ | |---|----------|---|---------|--------------------------------------------------|------------|-----------|-----------|---------| | 2 | 1 | 0 | Ву | 131.072 kHz | 32.768 kHz | 76.80 kHz | 19.20 kHz | 9600 Hz | | 0 | 0 | 0 | 1 | 131.072 kHz | 32.768 kHz | 76.80 kHz | 19.20 kHz | 9600 Hz | | 0 | 0 | 1 | 2 | 65.536 kHz | 16.384 kHz | 38.40 kHz | 9600 Hz | 4800 Hz | | 0 | 1 | 0 | 4 | 32.768 kHz | 8.192 kHz | 19.20 kHz | 4800 Hz | 2400 Hz | | 0 | 1 | 1 | 8 | 16.384 kHz | 4.096 kHz | 9600 Hz | 2400 Hz | 1200 Hz | | 1 | 0 | 0 | 16 | 8.192 kHz | 2.048 kHz | 4800 Hz | 1200 Hz | 600 Hz | | 1 | 0 | 1 | 32 | 4.096 kHz | 1.024 kHz | 2400 Hz | 600 Hz | 300 Hz | | 1 | 1 | 0 | 64 | 2.048 kHz | 512 Hz | 1200 Hz | 300 Hz | 150 Hz | | 1 | 1 | 1 | 128 | 1.024 kHz | 256 Hz | 600 Hz | 150 Hz | 75 Hz | NOTE: Table 4 illustrates how the SCI select bits can be used to provide lower transmitter baud rates by further dividing the prescaler output frequency. The five examples are only representative samples. In all cases, the baud rates shown are transmit baud rates (transmit clock), and the receive clock is 16 times higher in frequency than the actual baud rate. Using the same crystal, the 9600 baud rate can be obtained with a prescaler divide-by-one and the SCR0-SCR2 bits configured for a divide-by-eight. #### SERIAL PERIPHERAL INTERFACE The serial peripheral interface (SPI) is an interface built into the MCU which allows several MCUs or MCUs plus peripherals to be interconnected within the same black box. In the SPI format, the clock is not included in the data stream and must be furnished as a separate signal. An SPI system may consist of one master MCU and several slaves (Figure 17) or MCUs that can be either masters or slaves. #### Features: - Full-duplex, three-wire synchronous transfers - Master or slave operation - 1.05 MHz (maximum) master bit frequency - 2.1 MHz (maximum) slave bit frequency - Four programmable master bit rates - Programmable clock polarity and phase - End-of-transmission interrupt flag - Write collision flag protection - Master-master mode fault protection capability #### SIGNAL DESCRIPTION The four basic signals (MOSI, MISO, SCK, and SS) are described in the following paragraphs. Each signal function is described for both master and slave mode. #### Master Out, Slave In The master out, slave in (MOSI) line is configured as an output in a master device and as an input in a slave device. The MOSI line is one of two lines that transfer serial data in one direction with the most significant bit sent first. Figure 17. Master-Slave System Configuration **MOTOROLA** ## Master In, Slave Out The master in, slave out (MISO) line is configured as an input in a master device and as an output in a slave device. The MISO is one of two lines that transfer serial data in one direction with the most significant bit sent first. The MISO line of a slave device is placed in a high-impedance state if slave is not selected $(\overline{SS} = 1)$ . #### Serial Clock The serial clock (SCK) is used to synchronize both data in and out of a device via the MOSI and MISO lines. The master and slave devices can exchange a byte of information during a sequence of eight clock cycles. Since SCK is generated by the master device, this line becomes an input on a slave device. As shown in Figure 18, four possible timing relationships may be chosen by using control bits CPOL and CPHA in the serial peripheral control register (SPCR). Both master and slave devices must operate with the same timing. Two bits (SPR0 and SPR1) in the SPCR of the master device select the clock rate. In a slave device, SPR0 and SPR1 have no effect on SPI operation. #### Slave Select The slave select $(\overline{SS})$ input line selects a slave device. The $\overline{SS}$ line must be low prior to data transactions and must stay low for the duration of the transaction. The $\overline{SS}$ line on the master must be tied high; if the $\overline{SS}$ line goes low, a mode fault error flag (MODF) is set in the serial peripheral status register (SPSR). When CPHA=0, the shift clock is the OR of $\overline{SS}$ with SCK. In this clock phase mode, $\overline{SS}$ must go high between successive characters in an SPI message. When CPHA=1, $\overline{SS}$ must go high between successive characters in an SPI message. When CPHA=1, $\overline{SS}$ may be left low for several SPI characters. In cases where there is only one SPI slave MCU, the slave MCU $\overline{SS}$ line could be tied to VSS as long as CPHA=1 clock modes are used. #### **FUNCTIONAL DESCRIPTION** A block diagram of the SPI is shown in Figure 19. In a master configuration, the CPU sends a signal to the master start logic, which originates an SPI clock (SCK) based on the internal processor clock. As a master device, data is parallel loaded into the 8-bit shift register from the internal bus during a write cycle and then serially shifted via the MOSI pin to the slave devices. During a read cycle, data is applied serially from a slave device via the MISO pin to the 8-bit shift register. Data is then parallel transferred to the read buffer and made available to the internal data bus during a CPU read cycle. In a slave configuration, the slave start logic receives a logic low at the $\overline{SS}$ pin and a clock input at the SCK pin. This synchronizes the slave with the master. Data from the master is received serially at the slave MOSI pin and shifted into the 8-bit shift register for a parallel transfer to the read buffer. During a write cycle, data is parallel loaded into the 8-bit shift register from the internal data bus, awaiting the clocks from the master to shift out serially to the MISO pin and then to the master device. Figure 20 illustrates the MOSI, MISO, SCK, and $\overline{SS}$ master-slave interconnections. #### REGISTERS There are three registers in the SPI that provide control, status, and data storage functions. These registers, the serial peripheral control register (SPCR), serial peripheral status register (SPSR), and serial peripheral data I/O register (SPDR), are described in the following paragraphs. ## Serial Peripheral Control Register \$0A The SPCR provides control of individual SPI functions such as interrupt and system enabling/disabling, master/slave mode select, and clock polarity/phase/rate select. Figure 18. Data Clock Timing Diagram MC68HC705C8 BR594/D Figure 19. SPI Block Diagram MOTOROLA 26 Figure 20. SPI Master-Slave Interconnections SPIE — Serial Peripheral Interrupt Enable 1 = SPI interrupt enabled 0 = SPI interrupt disabled SPE — Serial Peripheral System Enable 1 = SPI system on 0 = SPI system off MSTR - Master Mode Select 1 = Master mode 0 = Slave mode CPOL — Clock Polarity Clock polarity bit controls the clock value and is used in conjunction with the clock phase (CPHA) bit. 1 = SCK line idles high 0 = SCK line idles in low state CPHA — Clock Phase Clock phase bit along with CPOL controls the clockdata relationship between the master and slave devices. CPOL selects one of two clocking protocols. $1 = \overline{SS}$ is an output enable control. 0 = Shift clock is the OR of SCK with SS. When SS is low, first edge of SCK invokes first data sample. SPR0, SPR1 - SPI Clock Rate Bits Two clock rate bits are used to select one of four clock rates to be used as SCK in the master mode. In the slave mode, the two clock rate bits have no effect. Clock rate selection is shown in the following table. Bit 5 - Not used Can read either one or zero | SPR1 | SPR0 | Internal Processor<br>Clock Divided By | |------|------|----------------------------------------| | 0 | 0 | 2 | | 0 | 1 | 4 | | 1 | 0 | 16 | | 1 | 1 | 32 | ### Serial Peripheral Status Register \$0B The SPSR contains three status bits. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|---|------|---|---|---|---| | SPIF | WCOL | | MODF | | | | | | RESET: | | | | | | | | | 0 | 0 | _ | 0 | | - | | | SPIF — Serial Peripheral Data Transfer Flag 1 = Indicates data transfer completed between processor and external device. (If SPIF = 1 and SPIE = 1, SPI interrupt is enabled.) 0=Clearing is accomplished by reading SPSR (with SPIF=1) followed by SPDR access. WCOL — Write Collision 1 = Indicates an attempt is made to write to SPDR while data transfer is in process. 0 = Clearing is accomplished by reading SPSR (with WCOL = 1), followed by SPDR access. MODF — Mode Fault Flag 1 = Indicates multi-master system control conflict. 0=Clearing is accomplished by reading SPSR (with MODF=1), followed by a write to the SPCR. Bits 0-3, and 5 - Not used Can read either zero or one #### Serial Peripheral Data I/O Register \$0C The SPDR is a read/write register used to receive and transmit SPI data. | 7 | 6 | 5 | 4 | 3 | 2 | _ 1 | 0 | |--------|------|------|------|------|------|------|------| | SPD7 | SPD6 | SPD5 | SPD4 | SPD3 | SPD2 | SPD1 | SPD0 | | RESET: | U | U | U | U | U | U | Ü | A write to the SPDR places data directly into the shift register for transmission. Only a write to this register will initiate transmission/reception of another byte and will only occur in the master device. On completion of byte transmission, the SPIF status bit is set in both master and slave devices. MC68HC705C8 BR594/D A read to the SPDR causes the buffer to be read. The first SPIF status bit must be cleared by the time a second data transfer from the shift register to the read buffer begins, or an overrun condition will exist. In overrun cases, the byte causing the overrun is lost. #### **INSTRUCTION SET** The MCU has a set of 62 basic instructions. They can be divided into five different types: register/memory, read-modify-write, branch, bit manipulation, and control. The following paragraphs briefly explain each type. This MCU uses all the instructions available in the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. This instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is then stored in the index register, and the low-order product is stored in the accumulator. A detailed definition of the MUL instruction is shown below. | Operation | X:A ♠ X×A | | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|--|--| | Description | Multiplies the eight bits in the index register by the eight bits in the accumulator to obtain a 16-bit unsigned number in the concatenated accumulator and index register | | | | | | Condition<br>Codes | H: Cleared I: Not affected N: Not affected Z: Not affected C: Cleared | | | | | | Source<br>Form(s) | MUL | | | | | | Addressing<br>Mode | Cycles Bytes Opcode | | | | | | Inherent | 11 | 1 | \$42 | | | #### **REGISTER/MEMORY INSTRUCTIONS** Most of these instructions use two operands. One operand is either the accumulator or the index register. The other operand is obtained from memory using one of the addressing modes. The jump unconditional (JMP) and jump to subroutine (JSR) instructions have no register operand. Refer to the following instruction list. | Function | Mnemonic | |------------------------------------|----------| | Load A from Memory | LDA | | Load X from Memory | LDX | | Store A in Memory | STA | | Store X in Memory | STX | | Add Memory to A | ADD | | Add Memory and Carry to A | ADC | | Subtract Memory | SUB | | Subtract Memory from A with Borrow | SBC | — Continued — | Function | Mnemonic | |------------------------------------------|----------| | AND Memory to A | AND | | OR Memory with A | ORA | | Exclusive OR Memory with A | EOR | | Arithmetic Compare A with Memory | CMP | | Arithmetic Compare X with Memory | CPX | | Bit Test Memory with A (Logical Compare) | BIT | | Jump Unconditional | JMP | | Jump to Subroutine | JSR | #### **READ-MODIFY-WRITE INSTRUCTIONS** These instructions read a memory location or a register, modify or test its contents, and write the modified value back to memory or to the register. The test for negative or zero (TST) instruction is an exception to the read-modify-write sequence since it does not modify the value. Refer to the following list of instructions. | Function | Mnemonic | |---------------------------|----------| | Increment | INC | | Decrement | DEC | | Clear | CLR | | Complement | COM | | Negate (Twos Complement) | NEG | | Rotate Left Thru Carry | ROL | | Rotate Right Thru Carry | ROR | | Logical Shift Left | LSL | | Logical Shift Right | LSR | | Arithmetic Shift Right | ASR | | Test for Negative or Zero | TST | | Multiply | MUL | #### **BRANCH INSTRUCTIONS** This set of instructions branches if a particular condition is met; otherwise, no operation is performed. Branch instructions are two-byte instructions. Refer to the following list for branch instructions. | Function | Mnemonic | |--------------------------|----------| | Branch Always | BRA | | Branch Never | BRN | | Branch if Higher | ВНІ | | Branch if Lower or Same | BLS | | Branch if Carry Clear | BCC | | Branch if Higher or Same | BHS | | Branch if Carry Set | BCS | | Branch if Lower | BLO | — Continued — MOTOROLA | Function | Mnemonic | |---------------------------------------|----------| | Branch if Not Equal | BNE | | Branch if Equal | BEQ | | Branch if Half Carry Clear | внсс | | Branch if Half Carry Set | BHCS | | Branch if Plus | BPL | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Bit is Clear | вмс | | Branch if Interrupt Mask Bit is Set | BMS | | Branch if Interrupt Line is Low | BIL | | Branch if Interrupt Line is High | BIH | | Branch to Subroutine | BSR | #### BIT MANIPULATION INSTRUCTIONS The MCU is capable of setting or clearing any writable bit which resides in the first 256 bytes of the memory space where all port registers, port DDRs, timer, timer control, ROM, and on-chip RAM reside. An additional feature allows the software to test and branch on the state of any bit within these 256 locations. The bit set, bit clear and bit test, and branch functions are all implemented with a single instruction. For test and branch instructions, the value of the bit tested is also placed in the carry bit of the condition code register. Refer to the following list for bit manipulation instructions. | Function | Mnemonic | |--------------------------|-------------------| | Branch if Bit n is Set | BRSET n (n = 0 7) | | Branch if Bit n is Clear | BRCLR n (n = 0 7) | | Set Bit n | BSET n (n = 0 7) | | Clear Bit n | BCLR n (n=07) | #### **CONTROL INSTRUCTIONS** These instructions are register reference instructions and are used to control processor operation during program execution. Refer to the following list for control instructions. | Function | Mnemonic | |--------------------------|----------| | Transfer A to X | TAX | | Transfer X to A | TXA | | Set Carry Bit | SEC | | Clear Carry Bit | CLC | | Set Interrupt Mask Bit | SEI | | Clear Interrupt Mask Bit | CLI | | Software Interrupt | SWI | | Return from Subroutine | RTS | | Return from Interrupt | RTI | — Continued — | Function | Mnemonic | |---------------------|----------| | Reset Stack Pointer | RSP | | No-Operation | NOP | | Stop | STOP | | Wait | WAIT | #### **OPCODE MAP SUMMARY** Table 5 is an opcode map for the instructions used on the MCU. #### **ADDRESSING MODES** The MCU uses ten different addressing modes to provide the programmer with an opportunity to optimize the code for all situations. The various indexed addressing modes make it possible to locate data tables, code conversion tables, and scaling tables anywhere in the memory space. Short indexed accesses are single byte instructions; the longest instructions (three bytes) permit accessing tables throughout memory. Short and long absolute addressing is also included. One- or two-byte direct addressing instructions access all data bytes in most applications. Extended addressing permits jump instructions to reach all memory. The term "effective address" (EA) is used in describing the various addressing modes. Effective address is defined as the address from which the argument for an instruction is fetched or stored. #### **IMMEDIATE** In the immediate addressing mode, the operand is contained in the byte immediately following the opcode. The immediate addressing mode is used to access constants that do not change during program execution (e.g., a constant used to initialize a loop counter). ## DIRECT In the direct addressing mode, the effective address of the argument is contained in a single byte following the opcode byte. Direct addressing allows the user to directly address the lowest 256 bytes in memory with a single two-byte instruction. #### **EXTENDED** In the extended addressing mode, the effective address of the argument is contained in the two bytes following the opcode byte. Instructions with extended addressing mode are capable of referencing arguments anywhere in memory with a single three-byte instruction. When using the Motorola assembler, the user need not specify whether an instruction uses direct or extended addressing. The assembler automatically selects the shortest form of the instruction. MC68HC705C8 BR594/D Table 5. Opcode Map | | Bit Mar | Bit Manipulation | Branch | | <b>B</b> | Read/Modify/Write | rite | | Control | Į. | | | Register | Register/Memory | | | | |------------------|-----------------|------------------|--------------------|-----------------|----------|-------------------|------------------|-------|------------|-------|-----------|----------------|----------|-----------------|-------|--------|---------------| | | 878 | BSC | REL | Sig | ĭ | ¥ | × | × | ĭ | I | ž | E S | EXT | ΣX | IX1 | × | | | Ī | - <u>8</u> | - § | 2<br>00100 | 150 | 0010 | 5000 | <b>6</b><br>0110 | 0111 | 1000 | 1001 | A<br>0101 | 101 | ၁ဦ | 1011 | 1110 | 1111 | \ <b>\$</b> o | | -8 | BRSETO<br>3 BTB | 2<br>B | 2 | NEG 5 | NEGA | NEGX<br>1 | NEG 6 | NEG 5 | BT! 9 | | SUB 2 | SUB 3 | SUB 4 | SUB 5 | SUB 4 | SUB 1 | 000 | | - 100 | BRCLR0 | 7 | 2 | | | | | | RTS 6 | i | CMP 2 | CMP 3 | CMP 4 | CMP 5 | CMP 4 | CMP 3 | - 000 | | 2<br>0010 | BHSET1 | BSET1<br>2 BSC | 3<br>8 HI<br>2 REL | | MUL INH | | | | | | SBC 2 | SBC 3 | SBC 4 | SBC 5 | SBC 4 | SBC 1 | 20010 | | 100 | BRCLR1 | - | BLS 3 | COM 5 | COMA INH | COMX | COM 6 | COM 5 | SWI<br>INH | | CPX 2 | CPX 3 | CPX 4 | 3 CPX 5 | CPX 4 | CPX 3 | 3 0011 | | 0100 | BRSET2<br>3 BTB | BSET2<br>2 BSC | BCC 3 | LSR<br>2 DTR | LSRA | LSRX 3 | LSR 6 | LSR 5 | | | AND 2 | AND 2 | AND 4 | AND 5 | AND 4 | AND 1 | 0100 | | 50101 | BRCLR2 | BCLR2 | BCS 3 | | | | | | | | BIT 2 | BIT 3 | BIT 4 | BIT 5 | BIT 4 | BIT 3 | 5 | | <b>6</b><br>0110 | BRSET3 | BSET3<br>2 BSC | BNE 3 | ROR 2 | RORA | RORX<br>INH | ROR 6 | ROR × | | | LDA 2 | LDA<br>2 DIR | LDA 4 | LDA 5 | LDA 4 | ר אם י | 6<br>0110 | | 7,0111 | BRCLR3 | BCLR3 | BEO 3 | ASR 2 | ASRA | ASRX 1 | ASR 6 | ASR 5 | | TAX 2 | | STA 4<br>2 DIR | m | STA 6 | STA 5 | STA 4 | 7,011 | | 8 | BRSET4 | BSET4<br>2 BSC | BHCC 3 | LSL 5 | LSLA 1 | | LSL 6 | rSL 5 | | CLC 2 | EOR 2 | EOR 3 | (7) | EOR 5 | EOR 2 | EOR 3 | 8001 | | 901 | BRCLR4 | BCLR4<br>2 BSC | BHCS 3 | ROL 5 | ROLA | ROLX | ROL 6 | ROL 5 | | SEC 2 | ADC 2 | ADC 3 | ADC 4 | ADC 5 | ADC 4 | ADC 3 | 9<br>1001 | | A<br>1010 | BRSET5 | BSET5 | BPL 3 | DEC 5 | DECA | DECX | DEC 6 | DEC 5 | | CLI 2 | ORA 2 | 7 | ORA 4 | ORA<br>3 ORA | ORA 4 | ORA 3 | A<br>0101 | | B<br>1011 | BRCLR5 | BCLR5 | BMI 3 | | | | | | | SEI 2 | ADD 2 | ~ ~ | | ADD 5 | ADD 4 | ADD 3 | B<br>1011 | | ာ <u>န</u> | BRSET6 | BSET6<br>2 BSC | BMC 3 | INC 5 | INCA 3 | INCX 3 | INC 6 | NC S | | RSP 2 | | JMP 2<br>PHD 2 | ~ ~ | JMP 4 | JMP 3 | JMP 2 | 2<br>0011 | | 01 | BACLR6 | BCLR6<br>2 BSC | BMS 3 | TST 4<br>2 Diff | TSTA 1 | TSTX 1 | 1ST 5 | 1ST 4 | | NOP 1 | BSR 2 | JSR 2 | JSR 6 | JSR 3 | JSR 2 | JSR 5 | D<br>1011 | | E<br>1110 | BRSET7<br>3 BTB | BSET7<br>2 BSC | BIL 3 | | | | | | STOP 1 | | LDX 2 | LDX 3 | LDX 4 | CDX 5 | LDX 4 | LDX 3 | E<br>1110 | | 1111 | BRCLR7 | BCLR7 | BIH 3 | CLR 5 | CLRA | CLRX 3 | CLR 6 | CLR 5 | WAIT | TXA 2 | | STX 2 | STX 5 | STX 6 | STX 5 | STX 1 | F | | | | 1 | | | | | | | | • | | | | | | | | | Opcode in Hexadecima | Opcode in Binary | Address Mode | |----------------------|------------------|--------------| | <u> </u> | Mnemonic SUB 0 | | LEGEND Abbraviations for Address Modes INH Inherent A Accumulator X Index Register IMM Immediate DIR Direct EXT Extended REL Relative RSC Bit Set/Clear BTB Bit Test and Branch IX Indexed (No Offset) IX1 Indexed (1 Byte (8-Bit) Offset IX2 Indexed, 2 Byte (16-Bit) Offset #### RELATIVE The relative addressing mode is only used in branch instructions. In relative addressing, the contents of the 8-bit signed byte (the offset) following the opcode is added to the PC if, and only if, the branch conditions are true. Otherwise, control proceeds to the next instruction. The span of relative addressing is from $-126\ to\ +129\ from$ the opcode address. The programmer need not calculate the offset when using the Motorola assembler, since it calculates the proper offset and checks to see that it is within the span of the branch. #### INDEXED, NO OFFSET In the indexed, no offset addressing mode, the effective address of the argument is contained in the 8-bit index register. This addressing mode can access the first 256 memory locations. These instructions are only one byte long. This mode is often used to move a pointer through a table or to hold the address of a frequently referenced RAM or I/O location. #### **INDEXED, 8-BIT OFFSET** In the indexed, 8-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the unsigned byte following the opcode. The addressing mode is useful for selecting the Kth element in an n element table. With this two-byte instruction, K would typically be in X with the address of the beginning of the table in the instruction. As such, tables may begin anywhere within the first 256 addressable locations and could extend as far as location 510 (\$1FE is the last location at which the instruction may begin). #### **INDEXED, 16-BIT OFFSET** In the indexed, 16-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the two unsigned bytes following the opcode. This address mode can be used in a manner similar to indexed, 8-bit offset except that this three-byte instruction allows tables to be anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. #### **BIT SET/CLEAR** In the bit set/clear addressing mode, the bit to be set or cleared is part of the opcode, and the byte following the opcode specifies the direct addressing of the byte in which the specified bit is to be set or cleared. Any read/write bit in the first 256 locations of memory, including I/O, can be selectively set or cleared with a single two-byte instruction. #### BIT TEST AND BRANCH The bit test and branch addressing mode is a combination of direct addressing and relative addressing. The bit that is to be tested and its condition (set or clear), is included in the opcode. The address of the byte to be tested is in the single byte immediately following the opcode byte. The signed relative 8-bit offset in the third byte is added to the PC if the specified bit is set or cleared in the specified memory location. This single three-byte instruction allows the program to branch based on the condition of any readable bit in the first 256 locations of memory. The span of branching is from -125 to +130 from the opcode address. The state of the tested bit is also transferred to the carry bit of the condition code register. #### **INHERENT** In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. Operations specifying only the index register or accumulator as well as the control instruction with no other arguments are included in this mode. These instructions are one byte long. MC68HC705C8 BR594/D #### **ELECTRICAL SPECIFICATIONS** ## MAXIMUM RATINGS (Voltages referenced to VSS) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------|------------------|------------------------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 to +7.0 | ٧ | | Input Voltage | V <sub>in</sub> | $V_{SS} = 0.3$ to $V_{DD} + 0.3$ | V | | Programming Voltage | Vpp | V <sub>DD</sub> – 0.3<br>to 16.0 | V | | Bootstrap Mode (IRQ Pin Only) | V <sub>in</sub> | $V_{SS} = 0.3 \text{ to} \\ 2 \times V_{DD} + 0.3$ | V | | Current Drain Per Pin Excluding VDD and VSS | I | 25 | mA | | Operating Temperature Range<br>MC68HC705C8P, FN, S<br>MC68HC705C8CP, CFN, CS | Тд | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>-40 to +85 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 65 to + 150 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{in}$ and $V_{out}$ be constrained to the range $V_{SS} \leqslant (V_{in} \text{ or } V_{out}) \leqslant V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |------------------------------------|--------|-------|------| | Thermal Resistance | θJA | | °C/W | | Plastic | ļ ļ | 60 | | | Plastic Leaded Chip Carrier (PLCC) | | 70 | | #### **POWER CONSIDERATIONS** The average chip-junction temperature, $T_J$ , in ${}^{\circ}C$ can be obtained from: $$T_{J} = T_{A} + (P_{D} \cdot \theta_{JA}) \tag{1}$$ where: $T_A$ = Ambient Temperature, °C $\theta_{JA}$ = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{CC} \times V_{CC}, \, \text{Watts} - \text{Chip Internal Power}$ $P_{I/O}$ = Power Dissipation on Input and Output Pins - User Determined For most applications $P_{I/O} < P_{INT}$ and can be neglected. The following is an approximate relationship between $P_D$ and $T_{J}$ (if $P_{I/O}$ is neglected): $$P_D = K \div (T_J + 273^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . #### $V_{DD} = 4.5 V$ | Pins | R1 | R2 | С | |---------------------------------------------|---------|---------|--------| | PA0-PA7,<br>PB0-PB7,<br>PC0-PC7,<br>PD1-PD4 | 3.26 kΩ | 2.38 kΩ | 50 pF | | PD0, PD5, PD7 | 1.9 kΩ | 2.26 kΩ | 200 pF | $V_{DD} = 3.0 \ V$ | Pins | R1 | R2 | С | |---------------------------------------------|---------------------|-------|--------| | PA0-PA7,<br>PB0-PB7,<br>PC0-PC7,<br>PD1-PD4 | 10.91 kΩ<br>6.32 kΩ | 50 pF | | | PD0, PD5, PD7 | 6 kΩ | 6 kΩ | 200 pF | Figure 21. Equivalent Test Load #### DC ELECTRICAL CHARACTERISTICS (VDD = 5.0 Vdc $\pm$ 10%, VSS = 0 Vdc, TA = TL to TH, unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------|---------------------------------|------------------------------|----------------------| | Output Voltage, I <sub>Load</sub> ≤10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> -0.1 | | 0.1<br>— | V | | Output High Voltage<br>(I <sub>Load</sub> = 0.8 mA) PA0-PA7, PB0-PB7, PC0-PC7, TCMP (see Figure 22)<br>(I <sub>Load</sub> = 1.6 mA) PD1-PD4 (see Figure 23) | VOH | V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8 | | _ | V | | Output Low Voltage (see Figure 24)<br>(I <sub>Load</sub> = 1.6 mA) PA0-PA7, PB0-PB7, PC0-PC7, PD1-PD4, TCMP | V <sub>OL</sub> | _ | | 0.4 | V | | Input High Voltage <u>PA0-PA7</u> , PB0-PB7, PC0-PC7, PD0-PD5, PD7, TCAP, IRQ, RESET, OSC1 | VIH | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage PA0-PA7, PB0-PB7, PC0-PC7, PD0-PD5, PD7, TCAP, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | | 0.2×V <sub>DD</sub> | V | | EPROM Programming Voltage Mask: 0B67H 1B67H B44S C11C | Vpp | 13.9<br>14.5<br>14.5<br>14.5 | 14.0<br>14.75<br>14.75<br>14.75 | 14.1<br>15.0<br>15.0<br>15.0 | Vdc | | Data Retention Mode (0° to 70°C) | V <sub>RM</sub> | 2.0 | _ | | V | | Supply Current (see Notes) Run Wait Stop 25°C 0° to 70°C (Standard) | IDD | _<br>_<br>_ | 4.7<br>1.7<br>2.8<br>2.8 | 7.0<br>3.0<br>50<br>50 | mA<br>mA<br>μA<br>μA | | - 40° to +85°C | | | 2.8 | 50 | μΑ | | I/O Ports Hi-Z Leakage Current<br>PA0-PA7, PB0-PB7, PC0-PC7, PD1-PD4 | IIL. | _ | <del></del> | ± 10 | μ <b>A</b> | | In <u>put</u> Current<br>IRQ, TCAP, OSC1, PD0, PD5 | lin | _ | - | ± 1 | μΑ | | Capacitance <u>Ports (as In</u> put or Output) RESET, IRQ, TCAP, PD0-PD5, PD7 | C <sub>out</sub><br>C <sub>in</sub> | | | 12<br>8 | pF | #### NOTES: - 1. All values shown reflect average measurements. - 2. Typical values at midpoint of voltage range, 25°C only. - 3. Wait IDD: Only timer system active (SPE = TE = RE = 0). If SPI, SCI active (SPE = TE = RE = 1) add 10% current draw. - 4. Run (Operating) IDD, Wait IDD: Measured using external square wave clock source (fosc = 4.2 MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, CL = 20 pF on OSC2. - 5. Wait, Stop IDD: All ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} 0.2 \text{ V}$ . - 6. Stop IDD measured with OSC1 = VSS. - 7. Standard temperature range is 0° to 70°C. Extended temperature (-40° to +85°C) and a 25°C only version are available. - 8. Wait IDD is affected linearly by the OSC2 capacitance. #### DC ELECTRICAL CHARACTERISTICS $(V_{DD} = 3.3 \text{ Vdc} \pm 0.3 \text{ Vdc}, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H, \text{ unless otherwise noted})$ | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------|---------------------------------|------------------------------|----------------| | Output Voltage, I <sub>Load</sub> ≪10.0 μA | V <sub>OL</sub> | <br>V <sub>DD</sub> - 0.1 | <del>-</del> | 0.1<br>— | V | | Output High Voltage ( $I_{Load} = 0.2$ mA) PA0-PA7, PB0-PB7, PC0-PC7, TCMP (see Figure 22) ( $I_{Load} = 0.4$ mA) PD1-PD4 (see Figure 23) | Voн | V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 0.3 | <u> </u> | | V | | Output Low Voltage (see Figure 24) (I <sub>Load</sub> = 0.4 mA) PA0-PA7, PB0-PB7, PC0-PC7, PD1-PD4, TCMP | VOL | _ | _ | 0.3 | V | | Input High Voltage <u>PA0-PA</u> 7, PB0-PB7, PC0-PC7, PD0-PD5, PD7, TCAP, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage PA0-PA7, PB0-PB7, PC0-PC7, PD0-PD5, PD7, TCAP, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | | 0.2 × V <sub>DD</sub> | V | | EPROM Programming Voltage<br>Mask: 0B67H<br>1B67H<br>B44S<br>C11C | Vpp | 13.9<br>14.5<br>14.5<br>14.5 | 14.0<br>14.75<br>14.75<br>14.75 | 14.1<br>15.0<br>15.0<br>15.0 | Vdc | | Data Retention Mode (0 to 70°C) | V <sub>RM</sub> | 2.0 | | | V | | Supply Current (see Notes) Run Wait Stop 25 C | IDD | | 1.9<br>0.43<br>0.16 | 3.0<br>1.0 | mA<br>mA<br>μΑ | | 25 C<br>0° to 70 C (Standard)<br>- 40° to +85°C | | | 0.16<br>0.16 | 20 20 | μΑ<br>μΑ | | I O Ports Hi-Z Leakage Current<br>PA0-PA7, PB0-PB7, PC0-PC7, PD1-PD4 | IIL | | | ± 10 | μΑ | | In <u>put Current</u><br>RESET, IRQ, TCAP, OSC1, PD0, PD5, PD7 | lin | _ | _ | + 1 | μΑ | #### NOTES: - 1. All values shown reflect average measurements. - 2. Typical values at midpoint of voltage range, 25°C only. - 3. Wait $I_{DD}$ : Only timer system active (SPE = TE = RE = 0). If SPI, SCI active (SPE = TE = RE = 1) add 10% current draw. - Run (Operating) I<sub>DD</sub>, Wait I<sub>DD</sub>: Measured using external square wave clock source (f<sub>OSC</sub> = 4.2 MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, C<sub>L</sub> = 20 pF on OSC2. - 5. Wait, Stop IDD: All ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} = 0.2 \text{ V}$ . - 6. Stop IDD measured with OSC1 = V<sub>SS</sub>. - 7. Standard temperature range is $0^{\circ}$ to $70^{\circ}$ C. Extended temperature ( $-40^{\circ}$ to $+85^{\circ}$ C,) and a $25^{\circ}$ C only version are available. - 8. Wait IDD is affected linearly by the OSC2 capacitance. Figure 22. Typical VOH vs IOH for Ports A, B, C, and TCMP Figure 23. Typical VOH vs IOH for PD1-PD4 Figure 24. Typical VOL vs IOL for All Ports $(V_{\mbox{\scriptsize DD}} = 5.0 \mbox{\ Vdc} \pm 10\%, \mbox{\ } V_{\mbox{\scriptsize SS}} = 0 \mbox{\ Vdc}, \mbox{\ } T_{\mbox{\scriptsize A}} = T_{\mbox{\scriptsize L}} \mbox{\ to} \mbox{\ } T_{\mbox{\scriptsize H}})$ | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------|-------------|--------------------------------------------| | Frequency of Operation Crystal Option External Clock Option | f <sub>osc</sub> | <br>dc | 4.2<br>4.2 | MHz | | Internal Operating Frequency Crystal (f <sub>OSC</sub> ÷ 2) External Clock (f <sub>OSC</sub> ÷ 2) | fop | —<br>dc | 2.1<br>2.1 | MHz | | Cycle Time (see Figure 28) | t <sub>cyc</sub> | 480 | | ns | | Crystal Oscillator Startup Time (see Figure 28) | toxov | | 100 | ms | | Stop Recovery Startup Time (Crystal Oscillator) (see Figure 25) | , tILCH | | 100 | ms | | RESET Pulse Width (see Figure 28) | t <sub>RL</sub> | 1.5 | | t <sub>cyc</sub> | | Timer Resolution** Input Capture Pulse Width (see Figure 26) Input Capture Pulse Period (see Figure 26) | <sup>t</sup> RESL<br><sup>t</sup> TH, <sup>t</sup> TL<br><sup>t</sup> TLTL | 4.0<br>125<br>*** | _<br>_<br>_ | t <sub>cyc</sub><br>ns<br>t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) (see Figure 11) | tILIH | 125 | _ | ns | | Interrupt Pulse Period (see Figure 11) | tILIL | * | | t <sub>cyc</sub> _ | | OSC1 Pulse Width | tOH, tOL | 90 | _ | ns | <sup>\*</sup>The minimum period t<sub>ILIL</sub> should not be less than the number of cycle times it takes to execute the interrupt service routine plus 21 t<sub>CVC</sub>. <sup>\*\*\*</sup>The minimum period t<sub>TLTL</sub> should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 t<sub>Cyc</sub>. 2. IRQ pin edge-sensitive mask option. 4. RESET vector address shown for timing example. Figure 25. Stop Recovery Timing Diagram <sup>\*\*</sup>Since a 2-bit prescaler in the timer must count four internal cycles (t<sub>cyc</sub>), this is the limiting minimum factor in determining the timer resolution. <sup>3.</sup> IRQ pin level and edge-sensitive mask option. $(V_{DD} = 3.3 \text{ Vdc} \pm 0.3 \text{ Vdc}, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------|-------------|--------------------------------------------| | Frequency of Operation Crystal Option External Clock Option | fosc | —<br>dc | 2.0<br>2.0 | MHz | | Internal Operating Frequency Crystal (f <sub>OSC</sub> ÷ 2) External Clock (f <sub>OSC</sub> ÷ 2) | fop | —<br>dc | 1.0<br>1.0 | MHz | | Cycle Time (see Figure 28) | t <sub>cyc</sub> | 1000 | | ns | | Crystal Oscillator Startup Time (see Figure 28) | toxov | | 100 | ms | | Stop Recovery Startup Time (Crystal Oscillator) (see Figure 25) | tILCH | | 100 | ms | | RESET Pulse Width — Excluding Power-Up (see Figure 28) | tRL | 1.5 | | t <sub>cyc</sub> | | Timer Resolution** Input Capture Pulse Width (see Figure 26) Input Capture Pulse Period (see Figure 26) | <sup>t</sup> RESL<br><sup>t</sup> TH, <sup>t</sup> TL<br><sup>t</sup> TLTL | 4.0<br>250<br>*** | _<br>_<br>_ | t <sub>cyc</sub><br>ns<br>t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) (see Figure 11) | tILIH | 250 | _ | ns | | Interrupt Pulse Period (see Figure 11) | tILIL | * | | t <sub>cyc</sub> | | OSC1 Pulse Width | tOH, tOL | 200 | <u> </u> | ns | <sup>\*</sup>The minimum period t<sub>ILIL</sub> should not be less than the number of cycle times it takes to execute the interrupt service routine plus 21 t<sub>CVC</sub>. <sup>\*\*\*</sup>The minimum period t<sub>TLTL</sub> should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 t<sub>CyC</sub>. Figure 26. Timer Relationships <sup>21</sup> t<sub>CyC</sub>. \*\*Since a 2-bit prescaler in the timer must count four internal cycles (t<sub>CyC</sub>), this is the limiting minimum factor in determining the timer resolution. ## SERIAL PERIPHERAL INTERFACE (SPI) TIMING (VDD = 5.0 Vdc $\pm$ 10%, VSS = 0 Vdc, $T_A = T_L$ to $T_H$ ) (see Figure 27) | Num. | Characteristic | Symbol | Min | Max | Unit | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------------|------------------------| | | Operating Frequency Master Slave | fop(m)<br>fop(s) | dc<br>dc | 0.5<br>2.1 | f <sub>op</sub><br>MHz | | 1 | Cycle Time<br>Master<br>Slave | t <sub>cyc(m)</sub> | 2.0<br>480 | _ | t <sub>cyc</sub> | | 2 | Enable Lead Time<br>Master<br>Slave | <sup>t</sup> lead(m)<br><sup>t</sup> lead(s) | *<br>240 | _ | ns<br>ns | | 3 | Enable Lag Time<br>Master<br>Slave | t <sub>lag(m)</sub> | *<br>240 | _ | ns<br>ns | | 4 | Clock (SCK) High Time<br>Master<br>Slave | tw(SCKH)m | 340<br>190 | _ | ns<br>ns | | 5 | Clock (SCK) Low Time<br>Master<br>Slave | tw(SCKL)m | 340<br>190 | _ | ns<br>ns | | 6 | Data Setup Time (Inputs) Master Slave | t <sub>su(m)</sub> | 100<br>100 | | ns<br>ns | | 7 | Data Hold Time (Inputs) Master Slave | th(m) | 100<br>100 | _ | ns<br>ns | | 8 | Access Time (Time to Data Active from High-Impedance State) Slave | ta | 0 | 120 | ns | | 9 | Disable Time (Hold Time to High-Impedance State) Slave | <sup>t</sup> dis | _ | 240 | ns | | 10 | Data Valid Master (Before Capture Edge) Slave (After Enable Edge)** | t <sub>v(m)</sub> | 0.25 | <br>240 | t <sub>cyc(m)</sub> | | 11 | Data Hold Time (Outputs) Master (After Capture Edge) Slave (After Enable Edge) | tho(m) | 0.25<br>0 | _ | t <sub>cyc(m)</sub> | | 12 | Rise Time (20% V <sub>DD</sub> to 70% V <sub>DD</sub> , C <sub>L</sub> = 200 pF)<br>SPI Outputs (SCK, MOSI, and MISO)<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>rm</sub> | | 100<br>2.0 | ns<br>μs | | 13 | Fall Time (70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200 pF)<br>SPI Outputs (SCK, MOSI, and MISO)<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>fm</sub> | | 100<br>2.0 | ns<br>μs | <sup>\*</sup>Signal production depends on software. \*\*Assumes 200 pF load on all SPI pins. MOTOROLA 38 ## SERIAL PERIPHERAL INTERFACE (SPI) TIMING $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ (see Figure 27) | Num. | Characteristic | Symbol | Min | Max | Unit | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------------|------------------------| | | Operating Frequency Master Slave | f <sub>op(m)</sub> | dc<br>dc | 0.5<br>1.0 | f <sub>op</sub><br>MHz | | 1 | Cycle Time<br>Master<br>Slave | t <sub>cyc(m)</sub> | 2.0<br>1.0 | | t <sub>cyc</sub><br>μs | | 2 | Enable Lead Time<br>Master<br>Slave | <sup>t</sup> lead(m)<br><sup>t</sup> lead(s) | *<br>500 | | ns<br>ns | | 3 | Enable Lag Time<br>Master<br>Slave | tlag(m)<br>tlag(s) | *<br>500 | | ns<br>ns | | 4 | Clock (SCK) High Time<br>Master<br>Slave | tw(SCKH)m<br>tw(SCKH)s | 720<br>400 | _<br>_ | μs<br>ns | | 5 | Clock (SCK) Low Time<br>Master<br>Slave | tw(SCKL)m<br>tw(SCKL)s | 720<br>400 | _<br> | μs<br>ns | | 6 | Data Setup Time (Inputs) Master Slave | t <sub>su(m)</sub> | 200<br>200 | | ns<br>ns | | 7 | Data Hold Time (Inputs) Master Slave | t <sub>h(m)</sub> th(s) | 200<br>200 | | ns<br>ns | | 8 | Access Time (Time to Data Active from High-Impedance State) Slave | ta | 0 | 250 | ns | | 9 | Disable Time (Hold Time to High-Impedance State) Slave | <sup>t</sup> dis | | 500 | ns | | 10 | Data Valid Master (Before Capture Edge) Slave (After Enable Edge)** | tv(m)<br>tv(s) | 0.25 | <br>500 | t <sub>cyc(m)</sub> | | 11 | Data Hold Time (Outputs) Master (After Capture Edge) Slave (After Enable Edge) | tho(m) tho(s) | 0.25<br>0 | | tcyc(m) | | 12 | Rise Time (20% V <sub>DD</sub> to 70% V <sub>DD</sub> , C <sub>L</sub> = 200 pF)<br>SPI Outputs (SCK, MOSI, and MISO)_<br>SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>rm</sub> | | 200<br>2.0 | ns<br>μs | | 13 | Fall Time (70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200 pF) SPI Outputs (SCK, MOSI, and MISO) SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>fm</sub> | | 200<br>2.0 | ns<br>μs | <sup>\*</sup>Signal production depends on software. MC68HC705C8 BR594/D <sup>\*\*</sup>Assumes 200 pF load on all SPI pins. NOTE: This first clock edge is generated internally but is not seen at the SCK pin. ## a) SPI MASTER TIMING (CPHA = 0) NOTE: This last clock edge is generated internally but is not seen at the SCK pin. ## b) SPI MASTER TIMING (CPHA = 1) Figure 27. SPI Timing Diagrams (Sheet 1 of 2) NOTE: Not defined but normally MSB of character just received. ## c) SPI SLAVE TIMING (CPHA = 0) NOTE: Not defined but normally LSB of character previously transmitted. ## d) SPI SLAVE TIMING (CPHA = 1) Figure 27. SPI Timing Diagrams (Sheet 2 of 2) MC68HC705C8 BR594/D MOTOROLA 4 anna maart Figure 28. Power-On Reset and RESET MOTOROLA 42 ## ORDERING INFORMATION The following table provides ordering information pertaining to the package type, temperature, and MC order numbers for the MC68HC705C8 device. ## **OTPROM MCU Devices** | Package Type | Temperature | MC Order Number | |--------------|----------------|-----------------| | Plastic | 0°C to +70°C | MC68HC705C8P | | (P Suffix) | -40°C to +85°C | MC68HC705C8CP | | PLCC | 0°C to +70°C | MC68HC705C8FN | | (FN Suffix) | -40°C to +85°C | MC68HC705C8CFN | #### **EPROM MCU Device** | Package Type | Temperature | MC Part Number | |--------------|----------------|----------------| | Cerdip | 0°C to +70°C | MC68HC705C8S | | (S Suffix) | -40°C to +85°C | MC68HC705C8CS | ## **MECHANICAL DATA** #### PIN ASSIGNMENTS #### **40-PIN DUAL-IN-LINE PACKAGE** #### RESET 1 40 V<sub>DD</sub> 39 OSC1 IRQ 38 OSC2 Vpp **□** 3 37 TCAP PA7 4 36 D PD7 PA6 1 5 35 TCMP PA5 6 34 PD5/SS PA4 [ 33 1 PD4/SCK PA3 6 8 32 D PD3/MOSI PA2 🕻 9 31 PD2/MISO PA1 1 10 30 PD1/TD0 PA0 d 11 29 PD0/RDI PB0 12 28 T PC0 PB1 🕻 13 PB2 14 27 PC1 26 1 PC2 PB3 **₫** 15 25 PC3 РВ4 【 16 24 🗖 PC4 PB5 🕻 17 23 PC5 PB6 1 18 22 PC6 PB7 🚺 19 21 D PC7 VSS 1 20 ## 44-LEAD PLCC PACKAGE NOTE: Bulk substrate tied to VSS. MC68HC705C8 BR594/D MOTOROLA 43 #### **PACKAGE DIMENSIONS** P SUFFIX PLASTIC PACKAGE CASE 711-03 #### NOTES - 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIMETERS | | INC | HES | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | A | 51.69 | 52.45 | 2.035 | 2.065 | | | В | 13.72 | 14.22 | 0.540 | 0.560 | | | C | 3.94 | 5.08 | 0.155 | 0.200 | | | 0 | 0.36 | 0.56 | 0.014 | 0.022 | | | F | 1.02 | 1.52 | 0.040 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | | ٦ | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 15.24 BSC | | 0.600 BSC | | | | Z | 00 | 150 | 00 | 150 | | | N | 0.51 | 1.02 | 0.020 | 0.040 | | FN SUFFIX PLASTIC-LEADED CHIP CARRIER CASE 777-01 #### NOTES: - 1. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. - 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 3. CONTROLLING DIMENSION: INCH | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 17.40 | 17.65 | 0.685 | 0.695 | | В | 17.40 | 17.65 | 0.685 | 0.695 | | С | 4.19 | 4.57 | 0.165 | 0.180 | | D | 0.64 | 1.01 | 0.025 | 0.040 | | E | 2.16 | 2.79 | 0.085 | 0.110 | | F | 0.33 | 0.53 | 0.013 | 0.021 | | G | 1.27 BSC | | 0.050 | BSC | | Н | 0.66 | 0.81 | 0.026 | 0.032 | | J | 0.38 | 0.63 | 0.015 | 0.025 | | K | 14.99 | 16.00 | 0.590 | 0.630 | | R | 16.51 | 16.66 | 0.650 | 0.656 | | U | 16.51 | 16.66 | 0.650 | 0.656 | | V | 1.07 | 1.21 | 0.042 | 0.048 | | W | 1.07 | 1.21 | 0.042 | 0.048 | | X | 1.07 | 1.42 | 0.042 | 0.056 | | Υ | 0.00 | 0.50 | 0.000 | 0.020 | MOTOROLA 44 ## NOTES: - 1. DIMENSION "A" IS A DATUM. T IS BOTH A DATUM AND A SEATING PLANE. - 3. DIMENSIONS "A" & B INCLUDE MENISCUS. - 4. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 6. CONTROLLING DIMENSION: INCH. | | MILLIM | ETERS | INC | HES | |-----|--------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | A | 36.45 | 37.84 | 1.435 | 1.490 | | В | 12.70 | 15.36 | 0.500 | 0.605 | | С | 4.06 | 6.09 | 0.160 | 0.240 | | D | 0.38 | 0.55 | 0.015 | 0.022 | | F | 1.27 | 1.65 | 0.050 | 0.065 | | G | 2.54 | BSC | 0.100 | BSC | | J | 0.20 | 0.30 | 0.008 | 0.012 | | K | 3.17 | 4.06 | 0.125 | 0.160 | | L | 15.24 | BSC | 0.600 BSC | | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.27 | 0.020 | 0.050 | MC68HC705C8 BR594/D Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not authorized for use as components in life support devices or systems intended for surgical implant into the body or intended to support or sustain life. Buyer agrees to notify Motorola of any such intended end use whereupon Motorola shall determine availability and suitability of its product or products for the use intended. Motorola and A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity/Affirmative Action Employer. #### Literature Distribution Centers: USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Center; 88 Tanners Drive, Blakelands Milton Keynes, MK145BP, England. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; P.O. Box 80300; Cheung Sha Wan Post Office; Kowloon Hong Kong. 46 MOTOROLA 010821 <u>×</u> \_ <u>×</u> \_