

www.ti.com

## TPD4E1U06

SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013

# **Quad Channel High Speed ESD Protection Device**

Check for Samples: TPD4E1U06

#### FEATURES

- Provides System Level ESD Protection for Low-Voltage IO Interface
- IEC 61000-4-2 Level 4
  - ±15kV (Contact discharge)
  - ±15kV (Air-gap discharge)
- IO Capacitance 0.8pF (Typ)
- DC Breakdown Voltage 6.5V (Min)
- Ultra low Leakage Current 10nA (Max)
- Low ESD Clamping Voltage
- Industrial Temperature Range: -40°C to 125°C
- Small, Easy-to-Route DCK, DBV, and DGS Package

#### APPLICATIONS

- USB2.0
- Ethernet
- HDMI Control Lines
- MIPI Bus
- LVDS
- SATA



#### DESCRIPTION

The TPD4E1U06 is a quad channel ultra low cap ESD protection device. It offers ±15KV IEC air-gap and ±15KV contact ESD protection. Its 0.8pF line capacitance makes it suitable for a wide range of applications. Typical application areas are HDMI, USB2.0, MHL, and DisplayPort.

| T <sub>A</sub> | PAC  | KAGE <sup>(1)(2)</sup> | TOP-SIDE MARKING |      |  |  |  |  |  |  |
|----------------|------|------------------------|------------------|------|--|--|--|--|--|--|
| -40°C to 125°C | 3000 | Tape and reel          | TPD4E1U06DCKR    | BPI  |  |  |  |  |  |  |
| -40°C to 125°C | 3000 | Tape and reel          | TPD4E1U06DBVR    | NG4I |  |  |  |  |  |  |
| -40°C to 125°C | 3000 | Tape and reel          | TPD4E1U06DGSR    | TBD  |  |  |  |  |  |  |

#### ORDERING INFORMATION

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TPD4E1U06

SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### FUNCTIONAL BLOCK DIAGRAM



Figure 1. Circuit Schematic Diagram

#### **TERMINAL FUNCTIONS DCK/DBV**

|      | Р       | IN          |      | DESCRIPTION           |                                                     |
|------|---------|-------------|------|-----------------------|-----------------------------------------------------|
| NAME | DBV/DCK | DGS         | TYPE | DESCRIPTION           | USAGE                                               |
| D1+  | 1       | 1           | I/O  |                       |                                                     |
| D1–  | 6       | 9           | I/O  |                       | Connect to data line as close to the                |
| D2–  | 4       | 4           | I/O  | ESD protected channel | connector as possible                               |
| D2+  | 3       | 6           | I/O  |                       |                                                     |
| NC   | 5       | 2, 5, 7, 10 | I/O  | No connect            | Can be left floating, grounded, or connected to VCC |
| GND  | 2       | 3, 8        | GND  | Ground                | Connect to ground                                   |



SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013

#### www.ti.com

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                                              | MIN | MAX | UNIT |
|----------------------------------------------|-----|-----|------|
| Operating temperature range                  | -40 | 125 | °C   |
| Storage temperature                          | -65 | 155 | °C   |
| IEC 61000-4-2 contact ESD                    |     | ±15 | kV   |
| IEC 61000-4-2 air-gap ESD                    |     | ±15 | kV   |
| $I_{PP}$ , peak pulse current (tp = 8/20 µs) |     | 3   | А    |
| $P_{PP}$ , peak pulse power (tp = 8/20 µs)   |     | 45  | W    |

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                 | TEST CONDITION                                                 | MIN         | TYP   | MAX   | UNIT  |    |
|-------------------------------|-------------------------------------------|----------------------------------------------------------------|-------------|-------|-------|-------|----|
| V <sub>RWM</sub>              | Reverse stand-off voltage                 | I <sub>IO</sub> = 10 μA                                        |             |       | 5.5   | V     |    |
| M                             | Clamp voltage with ESD                    | $I_{PP}$ = 1 A, tp = 8/20 µSec, from I/O to GND <sup>(1)</sup> |             |       | 11    |       | V  |
| V <sub>CLAMP</sub>            | strike                                    | $I_{PP}$ = 3A, tp = 8/20 µSec, from I/O to GND <sup>(1)</sup>  |             |       | 15    |       | V  |
| _                             | Dunamia ragiatanaa                        | Pin x to GND Pin <sup>(2)</sup>                                |             | 1.0   |       | Ω     |    |
| R <sub>DYN</sub>              | Dynamic resistance                        | GND to Pin x                                                   |             | 0.6   |       | 12    |    |
| CL                            | Line capacitance                          | f = 1 MHz, V <sub>BIAS</sub> = 2.5 V, 25 °C                    |             | 0.8   | 1     | pF    |    |
| Channel to channel input      |                                           | Pin 2 = 0 V, f = 1 MHz, $V_{BIAS}$ = 2.5 V, between            | DCK package |       | 0.006 | 0.015 | ٦q |
| C <sub>CROSS</sub>            | capacitance                               | channel pins                                                   | DBV package |       | 0.01  | 0.025 | рг |
| $\Delta C_{\text{IO-TO-GND}}$ | Variation of channel input<br>capacitance | Pin 2 = 0V , f = 1 MHz, $V_{BIAS}$ = 2.5 V, channel_x p gnd    |             | 0.025 | 0.07  | pF    |    |
| V <sub>BR</sub>               | Break-down voltage, IO to GND             | I <sub>IO</sub> = 1 mA                                         | 6.5         |       | 8.5   | V     |    |
| I <sub>LEAK</sub>             | Leakage current                           | V <sub>IO</sub> = 2.5 V                                        |             |       | 1     | 10    | nA |

Non-repetitive current pulse 8/20 us exponentially decaying waveform according to IEC61000-4-5
Extraction of RDYN using least squares fit of TLP characteristics between I=10A and I=20A

SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013

TEXAS INSTRUMENTS

www.ti.com







Figure 6. Diode Curve,  $T_A = 25^{\circ}C$ 



www.ti.com

### **TPD4E1U06**

SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013







Figure 10. PCB Layout Recommendation

SLVSBQ9B-DECEMBER 2012-REVISED FEBRUARY 2013

6

Copyright © 2012–2013, Texas Instruments Incorporated

#### **REVISION HISTORY**

| Cł | hanges from Revision A (December 2012) to Revision B | Page |
|----|------------------------------------------------------|------|
| •  | Added C <sub>CROSS</sub> data for DBV package        | 3    |

www.ti.com



17-May-2014

### **PACKAGING INFORMATION**

| Orderable Devi | ce S |       | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking    | Samples |
|----------------|------|-------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                |      | (1)   |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)             |         |
| TPD4E1U06DB    | /R A | CTIVE | SOT-23       | DBV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | NG4               | Samples |
| TPD4E1U06DCF   | KR A | CTIVE | SC70         | DCK     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (BP6 ~ BP8 ~ BPI) | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

17-May-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4E1U06DBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

18-Aug-2014



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4E1U06DBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |

DBV (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES:
  - A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
  - E Falls within JEDEC MO-178 Variation AB, except minimum lead width.



### LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DCK (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AB.



## LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated